# Freescale Semiconductor MC56F8014E Rev. 3, 08/2007 56F8014 ### Preliminary Chip Errata **56F8014 Digital Signal Controller** Errata numbers are in the form $\underline{n.m.}$ , where $\underline{n}$ is the number of the errata item and $\underline{m}$ identifies the document revision number. Note: Differences between Chip Revisions are listed on page 5 and errata information for chip revisions prior to revision A1 have been archived and can be requested from Freescale Sales. ### **Chip Errata Information:** The following errata items apply to 56F8014 devices with revisions and/or date codes as specified in the "Affected Chips" column. The date codes are located on the bottom line of the marking. | Errata<br>Number | Affected Chips | Description | Impact and Work Around | |------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.0 | Revision A1<br>(date code 0535<br>or greater) | Software breakpoint in uninterruptable code can cause the debugger to execute instructions in the wrong order. | Impact: If a sequence of code includes a conditional branch (i.e. Bcc) followed by two single word instructions and a breakpoint is set on the first single word instruction, the incorrect code execution will occur when the conditional branch is not taken Workaround: CodeWarrior has implemented a work around that inserts a NOP after all conditional branches. The breakpoint will be located in the second single word instruction after the NOP, so execution will be correct. This workaround can be enabled or disabled by the user. Disabling the workaround will generate smaller code. | | 2.0 | Revision A1<br>(date code 0535<br>or greater) | I <sup>2</sup> C fails to meet data hold spec<br>under various frequency/divider<br>configurations | Impact: Same as description Workaround: User must use only supported configurations per spec. Table 4-5 of the 56F8000 Peripheral Reference Manual has been updated to include a list of supported configurations which do satisfy hold requirements. No hardware changes are planned. | The following errata items apply to 56F8014 devices with revisions and/or date codes as specified in the "Affected Chips" column. The date codes are located on the bottom line of the marking. | Errata<br>Number | Affected Chips | Description | Impact and Work Around | | |------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3.0 | Revision A1<br>(date code 0535<br>or greater) | With the Quad Timer, when using Count Mode (CM) 0b110 "edge of secondary source triggers primary count till compare" and the Output Mode (OM) is 0b111 "enable gated clock output while counter is active", the OFLAG will incorrectly output clock pulses prior to the secondary input edge if the primary count source is not an IPBus clock/N. | Impact: Typically this will arise when an application is trying to output a finite number of 50% duty cycle clock pulses triggered by the output of another timer. Timer 1 creates an infinite pulse train which is fed into the primary input of Timer 2. Timer 2's secondary input is the triggering signal. Timer 2's job is to wait until the trigger and then count out the correct number of clock pulses. Workaround: The workaround is to rearrange functionality. Timer 1 uses an IPBus/N to generate a pulse train at 2x the desired clock rate. It uses CM = 0b110 and OM = 0b111 correctly. Then Timer 2's job is to simply convert the 2x pulse stream into a clock pulse stream at 1x frequency and 50% duty cycle. It does this by CM = 0b001 (count rising edges of primary input) and OM = 0b011 (toggle OFLAG on successful compare) with a compare value of zero. | | | 4.0 | Revision A1<br>(date code 0535<br>or greater) | GPIO interrupts on the SAME port will not be detected if the edge of an input interrupt signal occurs in the same clock cycle that the IESR is written. | Impact: Hardware designs that have asynchronous interruptable inputs on the same GPIO port cannot rely on the device to generate the interrupt. Workarounds: 1. Use different ports for these two interrupts, or 2. After writing to the IESR, read the RAW_DATA register to determine if any other input transitions have occurred at this exact instant. | | | 5.0 | Revision A1<br>(date code 0535<br>or greater) | The "calculate data signature" command in the Flash Module cannot be run on protected flash memory Attempts to do so will produce a protection violation. | Impact: The calculate data signature command will not run on protected memory. Workaround: You must clear the protection bit for the section containing the start address of the calculate data signature command. | | | 6.1 | Revision A1<br>(date code 0535<br>or greater) | Documentation on recommended setting CHPMPTRI if a loss of reference clock occurs in the PLL. Setting CHPMPTRI, however, can cause the VCO frequency to increase out of spec. | Impact: Same as description Workaround: The function of this bit was not documented correctly. The desired function was to permit safe continued use of the PLL output (though at a reduced frequency) if the reference clock stops working. This desired behavior in fact happens if CHPMPTRI is left in its default off setting. | | The following errata items apply to 56F8014 devices with revisions and/or date codes as specified in the "Affected Chips" column. The date codes are located on the bottom line of the marking. | Errata<br>Number | Affected Chips | Description | Impact and Work Around | | |------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7.1 | Revision A1<br>(date code 0535<br>or greater) | Step counter, ISC field in EOnCE<br>Control Register (OCR), does not<br>work correctly in several modes | Impact:<br>Same as description | | | | 2 | | Workaround: Users requiring functionality associated with this field should contact the factory for further information before using the field. | | | 8.1 | Revision A1<br>(date code 0535<br>or greater) | EN bit in the EOnCE Breakpoint<br>Control Register (OCBR) register<br>is not writeable. | Impact: Same as description | | | | or greater) | is not writeaste. | Workaround: Users requiring functionality associated with this field should contact the factory for further information before using the field. | | | 9.1 | Revision A1<br>(date code 0535 | ASB mode does not automatically power down a converter when | Impact:<br>Same as description | | | | or greater) | none of its inputs are referenced for use by a scan. | Workaround: User must use only supported configurations per spec. | | | | | | See the ADC chapter in the 56F8000 Peripheral Reference<br>Manual for clarification in Section 2.4.6.1, Manual Power Down<br>of Unused Converters. No hardware changes are planned. | | | 10.1 | Revision A1<br>(date code 0535<br>or greater) | The Serial Bootloader application consistently aborts the download process when attempting to read in a valid S-record file. | Impact: 56F8014 devices with the data code of 0534 or earlier, are programmed with Serial Bootloader versions prior to 1.3 and do not correctly implement software flow control (Xon/Xoff). | | | | | | Workarounds: 1.Configure your PC serial application to include a delay of at least 2ms between each line of data transmitted. Also, be sure the serial application is sending "\r" (carriage return character) followed by "\n" (line feed character) to terminate each line of data. 2.Use components with date codes of 0535 or after, which are programmed with Serial Bootloader version 1.3 or greater. Versions 1.3 and beyond correctly implement Xon/Xoff flow control, so line delays are not needed. | | | | | | Note: The "\n" character is not needed for line endings with versions 1.3 and greater. | | The following errata items apply to 56F8014 devices with revisions and/or date codes as specified in the "Affected Chips" column. The date codes are located on the bottom line of the marking. | Errata<br>Number | Affected Chips | Description | Impact and Work Around | | |------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 11.1 | Revision A1<br>(date code 0535<br>or greater) | The Serial Bootloader application freezes while downloading an Srecord file. | Impact: 56F8014 devices with Serial Bootloader versions 1.3 or earlier do not support an odd number of bytes in the data field for S3 records. | | | | | | Workarounds: 1.A PERL script is available in FAQ# 25759 that can modify S-record files to ensure an even number of data field bytes are used for each S3 record. Use this script prior to S-record download. OR 2.Use 56F801x Serial Bootloader version 1.5 which is available for download on the Freescale website. Versions 1.5 and beyond are capable of processing S3 records containing an odd number of data field bytes. | | | | | | Note: Download, from the Freescale website (http://www.freescale.com), 1. PERL script - search for FAQ# 25759 2. the latest Serial Bootloader version for this device: Freecale.com/ Products / Digital Signal Processors and Controllers / 56800/E / 56F8014 / Design Tools /Software / Application Software/ Bootloader code, file "56F801XBOOTLOADER". | | | 12.2 | Revision A2<br>(date code 0704<br>or greater) | The ADC may drop conversions if powered down for extended periods of time. | Impact: If the ADC is powered down for an extended amount of time (e.g., days) and then powered back up, the ADC result may randomly drop to 0 or jump to 4095 (2 <sup>12</sup> -1). | | | | | | Periodic powering down does not cause this problem. However, extended periods in a continuous powered-down state may result in invalid conversions. Also, shutting the power off to the entire device for an extended amount of time does not cause this problem. The issue has only been observed when the device is powered up while the ADC is powered down (in software). | | | | | | Workaround: If the device is to operate and the application requires the use of the ADC, keep the ADC powered up during normal operation. Do not power down the ADC, even if it is not in use at that time. | | | | | | Powering the ADC up or down is controlled by the APD, PD0, and PD1 bits in the ADC's POWER register. | | | 13.3 | Revision A2<br>(date code 0704<br>or greater) | The ADC may not maintain accuracy of conversions if operated for extended periods of time, and at certain voltages below nominal voltage. | Impact: Same as description. Workaround: Maintain the VDDA and VREF inputs at a minimum of 3.1 V. | | The following errata items apply to 56F8014 devices with revisions and/or date codes as specified in the "Affected Chips" column. The date codes are located on the bottom line of the marking. | Errata<br>Number | Affected Chips | Description | Impact and Work Around | | |------------------|-----------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------|--| | 14.3 | Revision A2<br>(date code 0704<br>or greater) | The flash security backdoor key is not recognized. | Impact: The backdoor key cannot be used to unlock the flash at runtime. | | | | , | | Workaround:<br>None available. | | ### **Differences between Chip Revisions** | Errata Title | Chip Rev. A1 Date Code $\geq 0535$ | Chip Rev. A2 Date $Code \ge 0704$ | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------| | Software breakpoint in uninterruptable code can cause the debugger to execute instructions in the wrong order. <i>See errata item 1 for clarification</i> . | Same as A | Same as A | | I <sup>2</sup> C fails to meet data hold spec under various frequency/divider configurations. <i>See errata item 2 for clarification</i> . | Same as A | Same as A | | When assigning new timer compare values, the current output level can be cut short or inappropriately extended. | Corrected | Corrected | | With the Quad Timer, when using Count Mode (CM) 0b110 "edge of secondary source triggers primary count till compare" and the Output Mode (OM) is 0b111 "enable gated clock output while counter is active", the OFLAG will incorrectly output clock pulses prior to the secondary input edge if the primary count source is <u>not</u> an IPBus clock/N. <i>See errata item 3 for clarification.</i> | Same as A | Same as A | | When the ADC starts, its clock is resynchronized to align with the system clock. This resync event can corrupt the first ADC's sample. | Corrected | Corrected | | When using APD, program the PUDELAY field to 18 before starting the ADC. | Corrected | Corrected | | GPIO interrupts on the SAME port will not be detected if the edge of an input interrupt signal occurs in the same clock cycle that the IESR is written. See errata item 4 for clarification. | Same as A | Same as A | | The "calculate data signature" command in the Flash Module cannot be run on protected flash memory Attempts to do so will produce a protection violation. <i>See errata item 5 for clarification</i> . | Same as A | Same as A | | Documentation recommended setting CHPMPTRI if a loss of reference clock occurs in the PLL. Setting CHPMPTRI, however, can cause the VCO frequency to increase out of spec. See errata item 6 for clarification. | Same as A | Same as A | | Step counter (ISC field in OCR) does not work correctly in several modes.<br>See errata item 7 for clarification. | Same as A | Same as A | | EN bit in OCBR register is not writeable. See errata item 8 for clarification. | Same as A | Same as A | # **Differences between Chip Revisions** | Errata Title | Chip Rev. A1 Date Code $\geq$ 0535 | Chip Rev. A2 Date Code $\geq$ 0704 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | ASB mode does not automatically power down a converter when none of its inputs are referenced for use by a scan. See errata item 9 for clarification. | Same as A | Same as A | | The Serial Bootloader application consistently aborts the download process when attempting to read in a valid S-record file. See errata item 10 for clarification. | Corrected in rev A1, use components with date codes of 0535 or after which are programmed with Serial Bootloader version 1.3 or greater. | Corrected in rev A1, use components with date codes of 0535 or after which are programmed with Serial Bootloader version 1.3 or greater. | | The Serial Bootloader application freezes while downloading an S-record file. See errata item 11 for clarification. | Download fix from<br>Freescale Web site | Download fix from<br>Freescale Web site | | The ADC may drop conversions if powered down for extended periods of time. See errata item 12 for clarification. | _ | Same as A1 | | The ADC may not maintain accuracy of conversions if operated for extended periods of time, and at certain voltages below nominal voltage. See errata item 13 for clarification. | _ | Same as A1 | | The flash security backdoor key is not recognized. See errata item 14 for clarification. | _ | Same as A1 | #### How to Reach Us: #### Home Page: www.freescale.com #### E-mail: support@freescale.com #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com ### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com ### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. This product incorporates SuperFlash® technology licensed from SST. © Freescale Semiconductor, Inc. 2007. All rights reserved. MC56F8014E Rev. 3 08/2007