

## Freescale Semiconductor Application Note

Document Number: AN3665 Rev. 5, 04/2014

# **PowerQUICC Design Checklist** For PowerQUICC II Pro (MPC837*x*) Devices

This application note describes the generally recommended connections for new designs based on the Freescale Semiconductor MPC837*x* processors:

- MPC8377E
- MPC8378E
- MPC8379E

The design checklist may also apply to future bus- or footprint-compatible processors. It can also serve as a useful guide to debugging a newly designed system by highlighting those areas of a design that merit special attention during initial system startup.

For updates to this document, refer to the website listed on the back cover of this document.

#### Contents

| 1. | Locating PowerQUICC II Pro Resources 2           |
|----|--------------------------------------------------|
| 2. | Designing Power                                  |
| 3. | Configuring Clocking 10                          |
| 4. | Using Power-On Reset and Reset Configurations 14 |
| 5. | Operating JTAG and Debug 19                      |
| 6. | Designing with Functional Blocks 23              |
| 7. | Revision History                                 |





Locating PowerQUICC II Pro Resources

# 1 Locating PowerQUICC II Pro Resources

This section describes resources for simplifying the first phase of design. Before designing a system with a PowerQUICC II Pro device, become familiar with the available documentation, software, models, and tools.

# 1.1 References

Some of the following reference documents may be available only under a non-disclosure agreement (NDA). For those documents, contact your local field applications engineer or sales representative to obtain a copy.

- Collateral
  - MPC8379E PowerQUICC II Pro Integrated Host Processor Family Reference Manual (MPC8379ERM)
  - MPC8379E PowerQUICC II Pro Integrated Host Processor Family Chip Errata (MPC8379ECE)
  - MPC8377E PowerQUICC II Pro Integrated Host Processor Hardware Specifications (MPC8377EEC)
  - MPC8378E PowerQUICC II Pro Integrated Host Processor Hardware Specifications (MPC8378EEC)
  - MPC8379E PowerQUICC II Pro Integrated Host Processor Hardware Specifications (MPC8379EEC)
- Tools
  - Boot sequencer generator tool
  - UPM programming tool
- Models
  - IBIS
  - BSDL

## 1.2 Device Errata

The MPC8379ECE device errata document describes the latest fixes and work arounds for the PowerQUICC II Pro family of devices. Carefully study these documents before starting a design with the respective PowerQUICC II Pro device.

## 1.3 Boot Sequencer Tool

The PowerQUICC II Pro boot sequencer allows configuration of any memory-mapped register before power-on reset (POR) completes. The register data to be changed is stored in an I<sup>2</sup>C EEPROM. The boot sequencer tool is a C code file. When compiled and given a sample data file, it generates the appropriate raw data format as outlined in the *MPC8379E PowerQUICC II Pro Integrated Host Processor Family Reference Manual*, that is, an s-record file that can be used to program the EEPROM.



### **1.4 UPM Programming Tool**

The UPM programming tool GUI is a user-friendly interface for programming all three PowerQUICC II Pro UPM machines. The GUI consists of a wave editor, table editor, and report generator. The user can directly edit the waveform or RAM array, and the report generator prints out the UPM RAM array for use in a C program.

The UPM programming tool can be found on the MPC837*x* product page at the website listed on the back cover of this document.

### 1.5 Available Training

Our third-party partners are part of an extensive Freescale Alliance Program. The current training partners can be found on our website under Freescale Alliance Program. Training material from past Smart Network Developer's Forums and Freescale Technology Forums are also available. These training modules are a valuable resource in understanding the PowerQUICC II Pro. This material is also available at the website listed on the back cover of this document.

### **1.6 Product Revisions**

Table 1 lists the SVR and PVR values for each version and revision of the MPC837x TePBGA family.

| Dovico   | S           | VR          | PVR         |             |  |  |
|----------|-------------|-------------|-------------|-------------|--|--|
| Device   | Rev 1.0     | Rev. 2.1    | Rev. 1.0    | Rev. 2.1    |  |  |
| MPC8377  | 0x80C7_0010 | 0x80C7_0021 |             |             |  |  |
| MPC8377E | 0x80C6_0010 | 0x80C6_0021 |             |             |  |  |
| MPC8378  | 0x80C5_0010 | 0x80C5_0021 | 0v8086 1010 | 0x8086 1011 |  |  |
| MPC8378E | 0x80C4_0010 | 0x80C4_0021 | 0x0000_1010 | 0x0000_1011 |  |  |
| MPC8379  | 0x80C3_0010 | 0x80C3_0021 |             |             |  |  |
| MPC8379E | 0x80C2_0010 | 0x80C2_0021 |             |             |  |  |

Table 1. PowerQUICC II Pro MPC837x TePBGA Product Revisions

# 2 Designing Power

This section provides design considerations for the PowerQUICC II Pro power supplies, as well as power sequencing. For information on PowerQUICC II Pro AC and DC electrical specifications and thermal characteristics, refer to the MPC8377E, MPC8378E, and MPC8379E hardware specifications (MPC8377EEC, MPC8378EEC, and MPC8379EEC). For power sequencing recommendations, refer to Section 2.3, "Power Sequencing."



## 2.1 Power Supply

The PowerQUICC II Pro has a core voltage,  $V_{DD}$ , that operates at a lower voltage than the I/O voltages  $GV_{DD}$ ,  $LV_{DD}$ , and  $OV_{DD}$ . The  $V_{DD}$  should be supplied through a variable switching supply or regulator to allow for compatibility with core voltage changes on future silicon revisions. The core voltage, 1.0 V (±5%), is supplied across  $V_{DD}$  and GND.

The PowerQUICC II Pro I/O blocks are supplied with the voltages shown in Table 2. These voltages are typically supplied by simple linear regulators, which increases the complexity of the system because multiple voltage supplies and PCB power planes are required for the design. No external signals on PowerQUICC II Pro are 5-V tolerant. All input signals must meet the  $G/L/OV_{IN}$  DC specification of the respective I/O block.

| Туре | Name                             | Block                                                                                   | Recommended<br>Value                                                                  | Maximum<br>Value (V) |  |  |  |  |  |
|------|----------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------|--|--|--|--|--|
| Core | V <sub>DD</sub>                  | e300 core voltage<br>for up to 667 MHz CPU<br>for 800 MHz CPU                           | 1.0 V ± 50 mV<br>1.05 V ± 50 mV                                                       | 1.1                  |  |  |  |  |  |
| PLL  | AV <sub>DD</sub> _C              | Power for e300 PLL<br>for up to 667 MHz CPU<br>for 800 MHz CPU                          | 1.0 V ± 50 mV<br>1.05 V ± 50 mV                                                       | 1.1                  |  |  |  |  |  |
| PLL  | AV <sub>DD</sub> _L              | Power for eLBC PLL<br>for up to 667 MHz CPU<br>for 800 MHz CPU                          | 1.0 V ± 50 mV<br>1.05 V ± 50 mV                                                       | 1.1                  |  |  |  |  |  |
| PLL  | AV <sub>DD</sub> _P              | Power for system PLL<br>for up to 667 MHz CPU<br>for 800 MHz CPU                        | 1.0 V ± 50 mV<br>1.05 V ± 50 mV                                                       | 1.1                  |  |  |  |  |  |
| I/O  | GV <sub>DD</sub>                 | DDR and DDR2 DRAM I/O supply voltage                                                    | 2.5 V ± 125 mV<br>1.8V ± 90 mV                                                        | 2.75<br>1.98         |  |  |  |  |  |
| I/O  | LV <sub>DD[1,2]</sub>            | Three-speed Ethernet IO, Management Interface I/O voltages                              | Three-speed Ethernet IO, Management Interface I/O3.3 V ± 165 mVvoltages2.5 V ± 125 mV |                      |  |  |  |  |  |
| I/O  | OV <sub>DD</sub>                 | PCI, DUART, system control and power management, I <sup>2</sup> C, and JTAG I/O voltage | 3.3 V ± 165 mV                                                                        | 3.63                 |  |  |  |  |  |
| I/O  | LBV <sub>DD</sub>                | Local Bus voltage                                                                       | 1.8 V ± 90 mV<br>2.55 V ± 125 mV<br>3.3 V ± 165 mV                                    | 3.63                 |  |  |  |  |  |
| I/O  | L[1,2]_ <i>n</i> V <sub>DD</sub> | SerDes voltage <sup>1</sup><br>for up to 667 MHz CPU<br>for 800 MHz CPU                 | 1.0 V ± 50 mV<br>1.05 V ± 50 mV                                                       | 1.1                  |  |  |  |  |  |

#### Table 2. Power Supplies

Notes:

<sup>1</sup> L[1,2]\_nV<sub>DD</sub> includes SDAV<sub>DD</sub> (SerDes analog voltage), XCOREV<sub>DD</sub> (SerDes transceiver core voltage), and XPADV<sub>DD</sub> (SerDes transceiver pad voltage) power inputs.



### 2.2 **Power Consumption**

The MPC8377E, MPC8378E, and MPC8379E hardware specifications estimate the power dissipation of  $V_{DD}$  for various configurations of the coherent system bus (CSB) and the e300 core frequencies. Suitable thermal management is required to ensure that the junction temperature does not exceed the maximum specified value.

The typical numbers in these hardware specifications include dissipation for all blocks except the I/O supplies, which must be added for an accurate assessment of whether a heat sink or other chip cooling mechanism is required. Table 3 provides estimated average I/O power numbers for the DDR, PCI, local bus, eTSEC, and USB. Peak power (current) values are higher.

| Interface                             | Parameters      | GV <sub>DD</sub><br>(1.8 V) | GV <sub>DD</sub> /LBV <sub>DD</sub><br>(2.5 V) | OV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(2.5 V) | L[1,2]_nV <sub>DD</sub><br>(1.0 V) | Unit | Comments         |
|---------------------------------------|-----------------|-----------------------------|------------------------------------------------|-----------------------------|-----------------------------|-----------------------------|------------------------------------|------|------------------|
| DDR I/O                               | 200 MHz, 32-bit | 0.28                        | 0.35                                           | —                           | _                           | _                           | —                                  | W    | _                |
| $60\%$ utilization Rs = 22 $\Omega$   | 200 MHz, 64-bit | 0.41                        | 0.49                                           | —                           | —                           | —                           | —                                  | W    | -                |
| Rt = 50 $\Omega$<br>2 pairs of clocks | 266 MHz, 32-bit | 0.31                        | 0.40                                           | —                           | —                           | —                           | —                                  | W    | -                |
|                                       | 266 MHz, 64-bit | 0.46                        | 0.56                                           | _                           | _                           | _                           | —                                  | W    |                  |
|                                       | 300 MHz, 32-bit | 0.33                        | 0.43                                           | —                           | —                           | —                           | —                                  | W    | -                |
|                                       | 300 MHz, 64-bit | 0.48                        | 0.60                                           | —                           | —                           | —                           | —                                  | W    | -                |
|                                       | 333 MHz, 32-bit | 0.35                        | 0.45                                           | —                           | —                           | —                           | —                                  | W    | -                |
|                                       | 333 MHz, 64-bit | 0.51                        | 0.64                                           | —                           | —                           | —                           | —                                  | W    | -                |
|                                       | 400 MHz, 32-bit | 0.38                        | —                                              | —                           | —                           | —                           | —                                  | W    | -                |
|                                       | 400 MHz, 64-bit | 0.56                        | —                                              | —                           | —                           | —                           | —                                  | W    | -                |
| PCI I/O                               | 33 MHz, 32-bit  | —                           | —                                              | 0.04                        | —                           | —                           | —                                  | W    | -                |
| Load = 30 pF                          | 66 MHz, 32-bit  | —                           | —                                              | 0.07                        | —                           | —                           | —                                  | W    | -                |
| Local bus I/O                         | 167 MHz, 32-bit | 0.09                        | 0.17                                           | 0.29                        | —                           | —                           | —                                  | W    | -                |
| Load = 25 pF                          | 133 MHz, 32-bit | 0.07                        | 0.14                                           | 0.24                        | —                           | —                           | —                                  | W    | -                |
|                                       | 83 MHz, 32-bit  | 0.05                        | 0.09                                           | 0.15                        | —                           | —                           | —                                  | W    | -                |
|                                       | 66 MHz, 32-bit  | 0.04                        | 0.07                                           | 0.13                        | —                           | —                           | —                                  | W    | -                |
|                                       | 50 MHz, 32-bit  | 0.03                        | 0.06                                           | 0.10                        | —                           | —                           | —                                  | _    |                  |
| eTSEC I/O                             | MII or RMII     | —                           | —                                              | —                           | 0.02                        | —                           | —                                  | W    | Multiply by      |
| Load = 25 pF                          | RGMII or RTBI   | —                           | —                                              | —                           | —                           | 0.05                        | —                                  | W    | interfaces used. |
| USB (60 MHz                           | 12 MHz          | —                           | —                                              | 0.01                        | —                           | —                           | —                                  | W    | _                |
| CIOCK)                                | 480 MHz         | —                           | —                                              | 0.20                        | —                           | —                           | —                                  | W    | —                |
| SerDes                                | per lane        | —                           | —                                              | —                           | —                           | —                           | 0.029                              | W    | —                |
| Other I/O                             | —               | —                           | —                                              | 0.01                        | —                           | —                           | —                                  | W    | —                |

| Table 5. NO FOWER CONSUMPTION LSUMAtes | Table 3. | I/O | Power | Consum | ption | Estimates |
|----------------------------------------|----------|-----|-------|--------|-------|-----------|
|----------------------------------------|----------|-----|-------|--------|-------|-----------|

PowerQUICC Design Checklist, Rev. 5



**Designing Power** 

# 2.3 Power Sequencing

The MPC837*x* requires its power rails to be applied in a specific sequence in order to ensure proper device operation. From a system standpoint, if the I/O power supplies ramp up before the  $V_{DD}$  core supply stabilizes, there may be a period of time when the I/O pins are driven to a logic one or logic zero state. After the power is stable, as long as PORESET is asserted, most IP pins are released to high impedance. To minimize the time that I/O pins are actively driven, apply core voltage before I/O voltage and assert PORESET before the power supplies fully ramp up. For further details on the power sequencing requirements for the MPC837*x*, see the MPC8377E, MPC8378E, and MPC8379E hardware specifications.

# 2.4 Power Planes

Each  $V_{DD}$  pin should be provided with a low-impedance path to the board power supply. Similarly, each ground pin should be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on chip. The capacitor leads and associated printed-circuit traces connecting to chip  $V_{DD}$  and ground should be kept to less than half an inch per capacitor lead.

# 2.5 Decoupling

Due to large address and data buses and high operating frequencies, the PowerQUICC II Pro can generate transient power surges and high-frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the PowerQUICC II Pro system, and it requires a clean, tightly regulated source of power. Therefore, the system designer should place at least one decoupling capacitor at each  $V_{DD}$ ,  $GV_{DD}$ ,  $LV_{DD}$ ,  $LBV_{DD}$ , and  $OV_{DD}$  pin. These decoupling capacitors should receive their power from separate  $V_{DD}$ ,  $GV_{DD}$ ,  $LV_{DD}$ ,  $LBV_{DD}$ ,  $LBV_{DD}$ ,  $OV_{DD}$ , and GND power planes in the PCB, using short traces to minimize inductance. Capacitors can be placed directly under the device using a standard escape pattern. Other capacitors can surround the part.

These capacitors should have a value of 0.01 or 0.1  $\mu$ F. Only ceramic surface mount technology (SMT) capacitors should be used to minimize lead inductance.

In addition, several bulk storage capacitors should be distributed around the PCB, feeding the  $V_{DD}$ ,  $GV_{DD}$ ,  $LV_{DD}$ ,  $LBV_{DD}$ , and  $OV_{DD}$  planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low equivalent series resistance (ESR) rating to ensure quick response time. They should also connect to the power and ground planes through two vias to minimize inductance. The suggested bulk capacitors are 100–300  $\mu$ F.

Use simulation to minimize noise on the power supplies before proceeding into the PCB design and manufacturing stage of development.

# 2.6 Core PLL Power Supply Filtering

Each PowerQUICC II Pro PLL obtains power through independent power supply pins (AVDD\_C, AVDD\_L, and AVDD\_P). The AV<sub>DD</sub> level should always equal  $V_{DD}$  and preferably be derived directly from  $V_{DD}$  through a low frequency filter scheme.



There are several reliable ways to provide power to the PLLs, but the recommended solution is to use three independent filter circuits, one to each of the three  $AV_{DD}$  pins as illustrated in Figure 1, thus reducing noise injection from one PLL to the other. This circuit filters noise in the PLL resonant frequency range from 500 kHz to 10 MHz. It should be built with surface mount capacitors with a minimum effective series inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended instead of a single large value capacitor.

Place each circuit as closely as possible to the  $AV_{DD}$  pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the  $AV_{DD}$  pin, which is on the periphery of the package, without the inductance of vias. Figure 1 shows the PLL power supply filter circuit.



Figure 1. Core PLL Power Supply Filter Circuit

Table 4 summarizes the power signal pins.

| al     |                     | Pin  | 77/E  | 78/E  | 79/E  | Connection<br>If Used If Not                                             |                                          |                                           |  |  |  |  |  |  |  |
|--------|---------------------|------|-------|-------|-------|--------------------------------------------------------------------------|------------------------------------------|-------------------------------------------|--|--|--|--|--|--|--|
| Critio | Signal              | Туре | MPC83 | MPC83 | MPC83 |                                                                          |                                          | Notes                                     |  |  |  |  |  |  |  |
|        | Power Signals       |      |       |       |       |                                                                          |                                          |                                           |  |  |  |  |  |  |  |
| X      | V <sub>DD</sub>     | _    | x     | X     | X     | For <800 MHz CPU:<br>1.0 V ± 50 mV<br>For 800 MHz CPU:<br>1.05 V ± 50 mV |                                          | Core supply                               |  |  |  |  |  |  |  |
| X      | AV <sub>DD</sub> _C | _    | x     | X     | X     | For <800<br>1.0 V ±<br>For 800 M<br>1.05 V ±                             | MHz CPU:<br>50 mV<br>MHz CPU:<br>⊧ 50 mV | Power for e300 PLL                        |  |  |  |  |  |  |  |
| X      | AV <sub>DD</sub> _L | _    | x     | X     | X     | For <800<br>1.0 V ±<br>For 800 M<br>1.05 V ±                             | MHz CPU:<br>50 mV<br>MHz CPU:<br>⊧ 50 mV | Power for eLBC PLL                        |  |  |  |  |  |  |  |
| X      | AV <sub>DD</sub> _P | _    | Х     | ×     | X     | For <800 MHz CPU:<br>1.0 V ± 50 mV<br>For 800 MHz CPU:<br>1.05 V ± 50 mV |                                          | Power for system PLL                      |  |  |  |  |  |  |  |
| X      | GV <sub>DD</sub>    | —    | х     | Х     | Х     | 2.5 V ±<br>1.8 V ±                                                       | 125 mV<br>90 mV                          | Power for DDR and DDR2 I/O voltage        |  |  |  |  |  |  |  |
| Х      | LV <sub>DD1</sub>   |      | Х     | х     | Х     | 2.5 V ±<br>3.3 V ±                                                       | 125 mV<br>165 mV                         | Power for eTSEC1 and management interface |  |  |  |  |  |  |  |

Table 4. Power Signal Pin Listing

PowerQUICC Design Checklist, Rev. 5



**Designing Power** 

| a      |                                  | Din  | 77/E  | 78/E  | 79/E  | Connection                                   |                                             |                                                                                                                                                                                                                                  |
|--------|----------------------------------|------|-------|-------|-------|----------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Critic | Signal                           | Туре | MPC83 | MPC83 | MPC83 | } If Used                                    | If Not                                      | Notes                                                                                                                                                                                                                            |
| х      | LV <sub>DD2</sub>                | —    | х     | х     | Х     | 2.5 V ± 125 mV<br>3.3 V ± 165 mV             |                                             | Power for eTSEC2                                                                                                                                                                                                                 |
| х      | OV <sub>DD</sub>                 | _    | х     | х     | Х     | 3.3 V ± 165 mV                               |                                             | Power for PCI, DUART, system control and power management, I <sup>2</sup> C, JTAG I/O                                                                                                                                            |
| Х      | LBV <sub>DD</sub>                | —    | Х     | х     | Х     | 1.8 V ±<br>2.55 V ±<br>3.3 V ±               | : 90 mV<br>: 125 mV<br>165 mV               | Power for Enhanced Local Bus                                                                                                                                                                                                     |
| X      | L[1,2]_ <i>n</i> V <sub>DD</sub> | _    | X     | X     | Х     | For <800<br>1.0 V ±<br>For 800 I<br>1.05 V ± | MHz CPU:<br>: 50 mV<br>/IHz CPU:<br>± 50 mV | L[1,2]_ <i>n</i> V <sub>DD</sub> includes SDAV <sub>DD</sub> (SerDes<br>analog voltage), XCOREV <sub>DD</sub> (SerDes<br>transceiver core voltage), and XPADV <sub>DD</sub><br>(SerDes transceiver pad voltage) power<br>inputs. |

|         | _      |        |     |          |             |   |
|---------|--------|--------|-----|----------|-------------|---|
| Tahla / | DOWAR  | Signal | Din | l ietina | (continued) | ۱ |
|         | L OMCI | Signai |     | Lisung   | (continueu) | , |

## 2.7 SerDes Power Supply

The power supplied to the SerDes PLL must be filtered to ensure a stable internal clock. It must also use a proper decoupling scheme to ensure a clean and tightly regulated source of power.

### 2.7.1 SerDes PLL Power Supply Filtering

The SDAV<sub>DD</sub> signal provides power for the analog portions of the SerDes PLL. To ensure stability of the internal clock, the power supplied to the PLL is filtered using a circuit similar to the one shown in Figure 2. For maximum effectiveness the following SerDes PLL power supply filtering recommendations should be followed:

- Place the filter circuit as closely as possible to the SDAV<sub>DD</sub> ball to ensure it filters out as much noise as possible.
- Ensure that the ground connection is near the SDAV<sub>DD</sub> ball.
- Place the 0.003  $\mu$ F capacitor closest to the SDAV<sub>DD</sub> ball, followed by the 2.2  $\mu$ F capacitor, and finally the 1 ohm resistor to the board supply plane. The capacitors are connected from SDAV<sub>DD</sub> to the ground plane.
- Use ceramic chip capacitors with the highest possible self-resonant frequency.
- Keep all traces short, wide, and direct.



Figure 2. SERDES PLL Power Supply Filter Circuit

PowerQUICC Design Checklist, Rev. 5





### 2.7.2 SerDes Power Supply Decoupling

To ensure low jitter on transmit and reliable recovery of data in the receiver, the following decoupling scheme is recommended:

- Only surface mount technology (SMT) capacitors should be used to minimize inductance.
- Connections from all capacitors to power and ground should be done with multiple vias to further reduce inductance.
- The board should have about  $10 \times 10 \mu F$  SMT ceramic chip capacitors as close as possible to the supply balls of the device. Where the board has blind vias, these capacitors should be placed directly below the chip supply and ground connections. Where the board does not have blind vias, these capacitors should be placed in a ring around the device as close to the supply and ground connections as possible.
- There should be a 1  $\mu$ F ceramic chip capacitor on each side of the device. This should be done for all supplies.
- Between the device and any voltage regulator there should be a 10  $\mu$ F, low equivalent series resistance (ESR) SMT tantalum chip capacitor and a 100  $\mu$ F, low ESR SMT tantalum chip capacitor. This should be done for all supplies.



**Configuring Clocking** 

# 3 Configuring Clocking

Figure 3 shows the internal distribution of clocks within the MPC837x.



Figure 3. Clock Subsystem Block Diagram

The primary clock source for the MPC837*x* is one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured as a PCI host or PCI agent. In PCI host mode, CLKIN is the primary input clock. In PCI agent mode, PCI\_CLK is the primary input to the device.

The system clock input is multiplied by the system PLL multiplication factor RCWL[SPMF] to generate the coherent system bus (CSB) clock (csb\_clk). The CSB clock provides a clock to the various logic blocks on chip. The internal DDR clock (ddr\_clk) is divided by two to generate the external DDR clocks, MCK[0:5]. The local bus LBC clock (lbc\_clk) is divided by the local bus clock divider LCRR[CLKDIV] by 2/4/8 to generate the local bus clocks, LCLK[0:2]. The CSB clock is also multiplied by the core PLL multiplier RCWL[COREPLL] to generate the e300 core clock (see Table 5).



Because there are no default settings for the system and core PLLs, the system and core PLL multipliers SPMF and COREPLL must be configured in the reset configuration word low register (RCWLR), which is loaded at power-on reset or by one of the hard-coded reset options.

| Functional Block                                            | Clock Derivation                                                                                                              |
|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| System clock<br>( <i>csb_clk</i> )                          | PCI host mode: PCI_SYNC_IN × RCWLR[SPMF] × [1 + CFG_CLKIN_DIV]<br>PCI agent mode: PCI_CLK × RCWLR[SPMF] × [1 + CFG_CLKIN_DIV] |
| e300 core clock<br>( <i>core_clk</i> )                      | <i>csb_clk</i> × RCWLR[COREPLL]                                                                                               |
| DDR clock<br>( <i>MCK/MCK</i> )                             | <pre>ddr_clk ÷ 2,<br/>where ddr_clk = csb_clk × (1 + RCWLR[DDRCM])</pre>                                                      |
| Local bus clock<br>( <i>LCLK</i> )                          | <pre>////////////////////////////////////</pre>                                                                               |
| PCI output clock<br>( <i>PCI_CLK_OUT</i> )                  | CLKIN ÷ [1 + CFG_CLKIN_DIV]                                                                                                   |
| eTSEC1 / eTSEC2 clock<br>( <i>EC_GTX_CLK125</i> )           | 125 MHz external clock                                                                                                        |
| SerDes reference clock 1<br>(SD_REF_CLK_1/<br>SD_REF_CLK_1) | SATA: 100/125/150 MHz external clock<br>SGMII: 100/125 MHz external clock                                                     |
| SerDes reference clock 2<br>(SD_REF_CLK_2/<br>SD_REF_CLK_2) | SATA: 100/125/150 MHz external clock<br>PCI Express®: 100 MHz external clock                                                  |
| l <sup>2</sup> C clock<br>( <i>IIC_SCL</i> )                | IIC_SCL1: <i>csb_clk</i> ÷ SCCR[SDHCCM] ÷ (I2C <i>n</i> FDR ratio)<br>IIC_SCL2: <i>csb_clk</i> ÷ I2C <i>n</i> FDR ratio       |
| USB clock<br>( <i>USBDR_CLK</i> )                           | 60 MHz/30 MHz external clock                                                                                                  |
| Real time clock<br>( <i>RTC_CLK</i> )                       | External clock                                                                                                                |

### 3.1 Using the System Clock in PCI Host Mode

When the MPC837*x* is configured as a PCI host device (RCWH[PCIHOST] = 1), CLKIN is the primary input clock. CLKIN feeds the PCI clock divider (divide by 2) and the PCI\_SYNC\_OUT and PCI\_CLK\_OUT multiplexers. The CFG\_CLKIN\_DIV input is sampled during PORESET to determine whether CLKIN is divided by two.

PCI\_SYNC\_OUT connects externally to PCI\_SYNC\_IN so the internal clock subsystem can synchronize to the system PCI clocks. The PCI\_SYNC\_IN then feeds into the system PLL to generate the CSB clock. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system.



Configuring Clocking

# 3.2 Using the System Clock in PCI Agent Mode

When the MPC837*x* is configured as a PCI agent device, PCI\_CLK is the primary input clock. In agent mode, the CLKIN signal should be tied to GND, and the clock output signals, PCI\_CLK\_OUT and PCI\_SYNC\_OUT, are not used.

In agent mode, the CFG\_CLKIN\_DIV configuration input can be used to double the internal clock frequencies, if sampled as 1 during PORESET assertion. This feature is useful if a fixed internal frequency is desired regardless of whether PCI\_CLK is running at 33 or 66 MHz. PCI specifications require the PCI clock frequency information to be provided by the M66EN signal.

# 3.3 Clocking Example

To maximize the frequencies of certain key interfaces, we use the following inputs:

- **CLKIN** = 66.67 MHz
- **CFG\_CLKIN\_DIV** (pin is pulled low) = 0
- CSB multiplier (*RCWL*[**SPMF**]) = 5
- Core multiplier (RCWL[COREPLL] = 0x04) = 2
- Local bus divider (*LCRR*[*CLKDIV*]) = 4
- Local bus memory controller clock to csb\_clk ratio is 1:1 (*RCWL*[*LBCM*]) = 0
- DDR SDRAM controller clock to csb clk ratio is 1:1 (*RCWL*[**DDRCM**]) = 0

The resulting frequencies for the following interfaces are:

- $csb_clk = CLKIN \times SPMF \times (1 + CFG_CLKIN_DIV) = 333 \text{ MHz}$
- *core\_clk* = *csb\_clk* × COREPLL = 667 MHz
- $MCLK = (csb_clk \times (1 + RCWL[DDRCM]) \div 2 = 167 \text{ MHz} (333 \text{ MHz data rate})$
- LCLKn =  $(csb_clk \times (1 + RCWL[LBCM]) \div 4 = 83.25 \text{ MHz}$
- **PCI\_CLK** = CLKIN = 66 MHz

These are the current maximum frequencies of certain key interfaces. Check the relevant product website for updated options.



**Configuring Clocking** 

Table 6 summarizes the clock signal pins.

| ical | Signal                                                              | Pin  | 1377E       | L W H Connection |      | Connection                                                                                             |                                | Notes                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|------|---------------------------------------------------------------------|------|-------------|------------------|------|--------------------------------------------------------------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Crit | Signal                                                              | Туре | <b>MPC8</b> | MPC8             | MPC8 | If Used                                                                                                | If Not Used                    | Notes                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|      | Clocks                                                              |      |             |                  |      |                                                                                                        |                                |                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
|      | PCI_CLK[0:4]                                                        | 0    | Х           | x                | X    | As needed                                                                                              | Open                           | <ul> <li>Device as PCI host: Provides five separate clock output signals for clocking PCI agents. OCCR[PCICOEx] enables the PCI clock outputs.</li> <li>Device as PCI agent: These signals are not used.</li> </ul>                                                                                   |  |  |  |  |  |  |
| X    | PCI_SYNC_IN/<br>PCI_CLK                                             | I    | Х           | X                | x    | As needed,<br>according to PCI<br>mode                                                                 | Always<br>connected            | <ul> <li>Device as PCI host: Functions as<br/>PCI_SYNC_IN. Connect externally to<br/>PCI_SYNC_OUT.</li> <li>Device as PCI agent: Functions as<br/>PCI_CLK. A valid 25–66.67 MHz clock<br/>signal (at OV<sub>DD</sub> level) must be applied to<br/>this signal when used.</li> </ul>                  |  |  |  |  |  |  |
| X    | PCI_SYNC_OUT                                                        | 0    | Х           | x                | x    | Connect to<br>PCI_SYNC_IN                                                                              | Open                           | <ul> <li>Device as PCI host: Connect externally to PCI_SYNC_IN signal for de-skewing of external PCI clock routing. Loop trace should match with PCI_CLK_OUT<i>x</i> signal traces.</li> <li>Device as PCI agent: This signal is not used.</li> </ul>                                                 |  |  |  |  |  |  |
|      | RTC/PIT_CLOCK                                                       | I    | Х           | Х                | Х    | Tie to 32.768 kHz<br>crystal                                                                           | 1 k–4.7 kΩ<br>to GND           | Real-time clock/periodic interval timer input from external 32.768 kHz crystal.                                                                                                                                                                                                                       |  |  |  |  |  |  |
| X    | CLKIN                                                               | I    | Х           | х                | Х    | Connect to<br>25–66.67 MHz<br>clock signal                                                             | 1 k–4.7 kΩ<br>to GND           | Device as PCI host: Functions as the<br>primary input clock. It feeds the PCI clock<br>divider and is driven out on the<br>PCI_SYNC_OUT signal. A valid 25–66.67<br>MHz clock signal (at OV <sub>DD</sub> level) must be<br>applied to this signal when used.<br>Device as PCI agent: Connect to GND. |  |  |  |  |  |  |
| x    | EC_GTX_CLK125                                                       | I    | х           | х                | х    | Connect to<br>125MHz clock<br>signal                                                                   | 1 k–4.7 kΩ<br>to GND           | A valid 125 MHz clock signal must be<br>applied to this signal. This must be<br>externally generated with an oscillator or is<br>sometimes provided by the PHY.                                                                                                                                       |  |  |  |  |  |  |
| ×    | SD_REF_CLK_1<br>and<br>SD_REF_CLK_1<br>(SATA or SGMII PHY<br>clock) | I    | Х           | X                | X    | Connect to a<br>125/100 MHz<br>clock for SGMII or<br>connect to a<br>150/125/100 MHz<br>clock for SATA | Tie both the<br>pins to<br>GND | A valid 150/125/100 MHz clock signal must<br>be applied to this input when used. The<br>reference is 1 V and not 3.3 V.<br>When a single-ended clock is used, feed the<br>clock to the SD_REF_CLK_1 pin and leave<br>SD_REF_CLK_1 unconnected.                                                        |  |  |  |  |  |  |

Table 6. Clock Signal Pin Listing



Using Power-On Reset and Reset Configurations

| ical | Signal                                                                      | Pin  | 3377E | 3377E | 377E | 377E                                                                                                                  | 377E                           | 377E                                                                                                                                                                                                                                           | 3377E | 3377E | 8377E | 3377E | 3378E | 3379E | Connect | ion | Notes |
|------|-----------------------------------------------------------------------------|------|-------|-------|------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|---------|-----|-------|
| Crit | Orginal                                                                     | Туре | MPC   | MPC   | MPC  | If Used                                                                                                               | If Not Used                    | Notes                                                                                                                                                                                                                                          |       |       |       |       |       |       |         |     |       |
| Х    | SD_REF_CLK _2<br>and<br>SD_REF_CLK _2<br>(SATA or PCI<br>Express PHY clock) | I    | Х     | X     | Х    | Connect to a<br>100 MHz clock for<br>PCI Express or<br>connect to a<br>150/125/100 MHz<br>clock for SATA              | Tie both the<br>pins to<br>GND | A valid 150/125/100 MHz clock signal must<br>be applied to this input when used. The<br>reference is 1 V and not 3.3 V.<br>When a single-ended clock is used, feed the<br>clock to the SD_REF_CLK_2 pin and leave<br>SD_REF_CLK_2 unconnected. |       |       |       |       |       |       |         |     |       |
| X    | USBDR_CLK                                                                   | Ι    | X     | X     | X    | For ULPI, connect<br>60 MHz clock from<br>the ULPI Phy. For<br>Serial mode,<br>connect to 60 MHz<br>oscillator clock. | 1 k–4.7 kΩ<br>to GND           | A valid 60 MHz clock signal must be applied to this input when it is used.                                                                                                                                                                     |       |       |       |       |       |       |         |     |       |

Table 6. Clock Signal Pin Listing (continued)

# 4 Using Power-On Reset and Reset Configurations

The power-on reset flow is as follows:

- 1. Power to the device is applied.
- 2. The system asserts **PORESET** (and optionally **HRESET**) and **TRST**, initializing all registers to their default states.
- 3. The system applies a stable CLKIN (PCI host mode) or PCI\_CLK (PCI agent mode) signal and stable reset configuration inputs (CFG\_RESET\_SOURCE, CFG\_CLKIN\_DIV).
- 4. The system negates **PORESET** after at least 32 stable CLKIN or PCI\_CLK clock cycles.
- 5. The device samples the reset configuration input signals to determine the clock division and the reset configuration words source.
- 6. The device starts loading the reset configuration words. Loading time depends on the reset configuration word source.
- 7. When the reset configuration word low is loaded, the system PLL begins to lock. When the system PLL is locked, the *csb clk* is supplied to the e300 core PLL.
- 8. The e300 core PLL begins to lock.
- 9. The device drives HRESET asserted until the e300 core PLL is locked and the reset configuration words are loaded.
- 10. The user optionally negates HRESET if it was not negated earlier.
- 11. If enabled, the boot sequencer loads configuration data from the serial ROMs as described in the *MPC837x PowerQUICC II Pro Integrated Host Processor Family Reference Manual*.



### 4.1 Reset Configuration Signals

Various device functions of the PowerQUICC II Pro are initialized by sampling certain signals during the assertion of the PORESET signal after a stable clock is supplied. These inputs are either pulled high or low. While these pins are generally output pins during normal operation, they are treated as inputs while PORESET is asserted.

The CFG\_RESET\_SOURCE[0:3] input signals are sampled during the assertion of PORESET to select the interface to load the reset configurations words. The reset configuration words can be loaded from the following interfaces:

- $I^2C$  serial EEPROM
- A device (NOR flash or NAND flash) on the local bus
- From an internally-defined word value. See Table 7.

| Reset Configuration<br>Signal Name | Value<br>(Binary) | Meaning                                                                                                                                           |
|------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
|                                    | 0000              | Reset configuration word is loaded from NOR flash memory.                                                                                         |
|                                    | 0001              | Reset configuration word is loaded from NAND flash memory (8-bit small page).                                                                     |
|                                    | 0001              | Reserved                                                                                                                                          |
|                                    | 0011              | Reserved                                                                                                                                          |
|                                    | 0100              | Reset configuration word is loaded from I <sup>2</sup> C EEPROM. PCI_CLK/PCI_SYNC_IN is valid for any PCI frequency in the range (25-66.666 MHz). |
|                                    | 0101              | Reset configuration word is loaded from NAND flash memory (8-bit large page).                                                                     |
|                                    | 0110              | Reserved                                                                                                                                          |
| CFG_RESET_SOURCE[0:3]/             | 0111              | Reserved                                                                                                                                          |
|                                    | 1000              | Hard-coded option 0. Reset configuration word is not loaded.                                                                                      |
|                                    | 1001              | Hard-coded option 1. Reset configuration word is not loaded.                                                                                      |
|                                    | 1010              | Hard-coded option 2. Reset configuration word is not loaded.                                                                                      |
|                                    | 1011              | Hard-coded option 3. Reset configuration word is not loaded.                                                                                      |
|                                    | 1100              | Hard-coded option 4. Reset configuration word is not loaded.                                                                                      |
|                                    | 1101              | Hard-coded option 5. Reset configuration word is not loaded.                                                                                      |
|                                    | 1110              | Hard-coded option 6. Reset configuration word is not loaded.                                                                                      |
|                                    | 1111              | Hard-coded option 7. Reset configuration word is not loaded.                                                                                      |

#### Table 7. Reset Configuration Word Source



#### Using Power-On Reset and Reset Configurations

The CFG\_CLKIN\_DIV input signal is also sampled during the assertion of PORESET to determine the relationship between CLKIN and PCI\_SYNC\_OUT (see Table 8).

| Reset Configuration Signal<br>Name | Value<br>(Binary) | Meaning                                                                                                                                                                                                                                                                                           |
|------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CEG CLKIN DIV                      | 0                 | In PCI host mode:<br>• CLKIN:PCI_SYNC_OUT = 1:1<br>• <i>csb_clk</i> = (PCI_SYNC_IN × SPMF)<br>• All PCI_CLK_OUT clocks are limited to the CLKIN frequency.<br>In PCI agent mode:<br>• <i>csb_clk</i> = (PCI_CLK × SPMF)                                                                           |
| EC_MDC                             | 1                 | <ul> <li>In PCI host mode:</li> <li>CLKIN:PCI_SYNC_OUT = 2:1</li> <li><i>csb_clk</i> = (PCI_SYNC_IN × 2 × SPMF)</li> <li>The PCI_CLK_OUT clocks may be programmed to CLKIN or CLKIN÷2 in the OCCR register.</li> <li>In PCI agent mode:</li> <li><i>csb_clk</i> = (PCI_CLK × 2 × SPMF)</li> </ul> |

### 4.2 Reset Configuration Words

The reset configuration words control the clock ratios and other basic device functions such as PCI host or agent mode, boot location, TSEC modes, and endian mode. The reset configuration words are loaded from a local bus EEPROM, an I<sup>2</sup>C serial EEPROM, or a hard-coded configuration during the power-on or hard reset flows.

When the reset configuration words reside in a device connected to the local bus, the port size of the EEPROM is unknown; therefore, the device reads all configuration words byte-by-byte from locations that are independent of port size. This means that the values of the bytes are always read on byte lane LAD[0:7]. Reading from other byte lanes have no effect on the configuration of the device.

The device reads in the following sequence:

- 1. RCWL[0:7] from address 0x00
- 2. RCWL[8:15] from address 0x08
- 3. RCWL[16:23] from address 0x10
- 4. RCWL[24:31] from address 0x18

The device reads RCWH in the same manner, from EEPROM addresses 0x20, 0x28, 0x30, and 0x38, as shown below.

|      |            | EEPROM    | Data Bits  |            |
|------|------------|-----------|------------|------------|
|      | LAD[0:7]   | LAD[8:15] | LAD[16:23] | LAD[24:31] |
| 0x00 | BCWI [0:7] |           |            |            |

#### Table 9. Local Bus Reset Configuration Words Data Structure



|                |             | EEPROM    | Data Bits  |            |
|----------------|-------------|-----------|------------|------------|
| EEPROM Address | LAD[0:7]    | LAD[8:15] | LAD[16:23] | LAD[24:31] |
| 0x04           |             |           |            |            |
| 0x08           | RCWL[8:15]  |           |            |            |
| 0x0C           |             |           |            |            |
| 0x10           | RCWL[16:23] |           |            |            |
| 0x14           |             |           |            |            |
| 0x18           | RCWL[24:31] |           |            |            |
| 0x1C           |             |           |            |            |
| 0x20           | RCWH[0:7]   |           |            |            |
| 0x24           |             |           |            |            |
| 0x28           | RCWH[8:15]  |           |            |            |
| 0x2C           |             |           |            |            |
| 0x30           | RCWH[16:23] |           |            |            |
| 0x34           |             |           |            |            |
| 0x38           | RCWH[24:31] |           |            |            |
| 0x3C           |             |           |            |            |

#### Table 9. Local Bus Reset Configuration Words Data Structure (continued)

## 4.3 Useful System POR Debug Registers

The hardware reset configuration settings can be read in the reset configuration word low register (RCWLR), the reset configuration word high register (RCWHR), the reset status register (RSR), and the system PLL mode register (SPMR). For details, see the *MPC8379E PowerQUICC II Pro Integrated Host Processor Family Reference Manual*. Note that all of these resisters are read only except RSR.

## 4.4 Using the Boot Sequencer

The boot sequencer provides the means to load the hardware reset configuration word and to configure any memory-mapped register before the boot-up code runs.

Reset configuration load mode is selected based on the settings of the CFG\_RESET\_SOURCE pins during the power-on reset sequence. The I<sup>2</sup>C-1 interface loads the reset configuration words from an EEPROM at a specific calling address while the rest of the device is in the reset state. When the reset configuration words are latched inside the device, I<sup>2</sup>C-1 is reset until HRESET is negated. Then the device is initialized using boot sequencer mode.

Boot sequencer mode is selected at power-on reset by the BOOTSEQ field in the reset configuration word high register (RCWH). If the boot sequencer mode is selected, the I<sup>2</sup>C module communicates with one or more EEPROM through the I<sup>2</sup>C-1 interface to initialize one or more configuration registers of the



#### Using Power-On Reset and Reset Configurations

PowerQUICC II Pro. For example, this code can be used to configure the port interface registers if the device is booting from the PCI. Refer to the *MPC8379E PowerQUICC II Pro Integrated Host Processor Family Reference Manual* for the complete data format for programming the I<sup>2</sup>C EEPROM.

The boot sequencer contains a basic level of error detection. If the  $I^2C$  boot sequencer fails while loading the reset configuration words, the RSR[BSF] bit is set. If a preamble or CRC fail is detected in boot sequencer mode, there is no internal or external indication that the boot sequencer operation failed. Use one of the GPIO pins for that purpose.

Table 10 summarizes the reset configuration pins.

| ical | Signal                                   | Pin  | 377/E | 378/E | 379/E | Connection                                                                                                                             | Notes                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|------|------------------------------------------|------|-------|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Crit | olghui                                   | Туре | MPC8  | MPC8  | MPC8  | If Used If Not<br>Used                                                                                                                 | Notes                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|      | System Control                           |      |       |       |       |                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| X    | PORESET                                  | Ι    | х     | x     | Х     | As needed +<br>2 k–10 kΩ to<br>OV <sub>DD</sub>                                                                                        | Using a pull-up depends on voltage monitor used<br>in design. If the voltage monitor uses an<br>open-drain output, a pull-up is needed. If an active<br>output is used, a pull-up may not be needed                                                                                                                                                                                                                              |  |  |  |  |  |  |
| х    | HRESET                                   | I/O  | Х     | Х     | Х     | As needed +<br>1 k–4.7 kΩ to<br>OV <sub>DD</sub>                                                                                       | Open-drain signal. Output during power-on and hard reset flows. Input after reset flow completes.                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| х    | SRESET                                   | I/O  | х     | х     | х     | As needed +<br>1 k–4.7 kΩ to<br>OV <sub>DD</sub>                                                                                       | Open-drain signal. Output during power-on, hard,<br>and soft reset flows. Input after reset flow<br>completes.                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| x    | CFG_RESET_SOURCE[3:0]/<br>TSEC1_TXD[3:0] | I/O  | x     | x     | x     | As needed                                                                                                                              | <ul> <li>Input during power-on and hard reset flows, providing the reset configuration word source. Signal values should be driven by logic during power-on and hard reset flows OR through pull-up/down resistors (4.7 kΩ to LV<sub>DD1</sub> or 1 kΩ to GND)</li> <li>Functional output signal after reset flow completes. Pull-up/down resistors not needed. See Table 23 for TSEC1_TXD[3:0] required connections.</li> </ul> |  |  |  |  |  |  |
| X    | CFG_CLKIN_DIV/<br>EC_MDC                 | I/O  | X     | X     | X     | PCI host:           1 kΩ to OV <sub>DD</sub><br>or           1 kΩ to GND           PCI agent or PCI<br>not used:           1 kΩ to GND | <ul> <li>Input during power-on and hard reset flows.</li> <li>Functional signal after reset flow completes.</li> </ul>                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |

### Table 10. Reset Configuration Pin Listing



# 5 Operating JTAG and Debug

The correct operation of the JTAG interface requires the configuration of a group of system control pins, as demonstrated in Figure 5. Care must be taken to ensure that these pins are maintained at a valid negated state under normal operating conditions, as most have asynchronous behavior and spurious assertion gives unpredictable results.

Boundary-scan testing is enabled through the JTAG interface signals. The TRST signal is optional in the IEEE Std. 1149.1<sup>TM</sup> specification, but it is provided on all processors built on Power Architecture technology. The device requires TRST to be asserted during power-on reset flow to ensure that the JTAG boundary logic does not interfere with normal chip operation. While the TAP controller can be forced to the reset state using only the TCK and TMS signals, generally systems assert TRST during the power-on reset flow. Simply tying TRST to PORESET is not practical because the JTAG interface is also used for accessing the common on-chip processor (COP), which implements the debug interface to the chip.

The COP function of these processors allows a remote computer system (typically a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to assert PORESET and TRST independently to control the processor fully. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, the COP reset signals must be merged into these signals with logic.

The COP interface has a standard header, shown in Figure 4, for connection to the target system, and is based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key. An alternate arrangement shown in Figure 5 allows the COP port to assert PORESET and TRST independently while ensuring that the target can drive PORESET as well.



Figure 4. COP Connector Physical Pinout

PowerQUICC Design Checklist, Rev. 5

# NP

#### **Operating JTAG and Debug**

The COP header adds many benefits such as breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features. An inexpensive option can be to leave the COP header unpopulated until needed.

There is no standardized way to number the COP header, so emulator vendors have issued many different pin numbering schemes. Some COP headers are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom. Still others number the pins counter-clockwise from pin 1 (as with an IC). Regardless of the numbering scheme, the signal placement recommended in Figure 4 is common to all known emulators.

If the JTAG interface and COP header are not used, Freescale recommends all of the following connections:

- TRST should be tied to PORESET through a 0 kΩ isolation resistor so that it is asserted when the system reset signal (PORESET) is asserted, ensuring that the JTAG scan chain is initialized during the power-on reset flow. Freescale recommends that the COP header be designed into the system as shown in Figure 5. If this is not possible, the isolation resistor allows future access to TRST in case a JTAG interface may need to be wired onto the system in future debug situations.
- No pull-up/pull-down is required for TDI, TMS, or TDO.



#### **Operating JTAG and Debug**



#### Notes:

- 1. The COP port and target board should be able to assert PORESET and TRST independently to the processor to control the processor fully as shown here.
- 2. Populate this with a 10 W resistor for short-circuit/current-limiting protection.
- 3. The KEY location (pin 14) is not physically present on the COP header.
- 4. Although pin 12 is defined as a No-Connect, some debug tools may use pin 12 as an additional GND pin for improved signal integrity.
- 5. This switch is included as a precaution for BSDL testing. The switch should be closed to position A during BSDL testing to avoid accidentally asserting the TRST line. If BSDL testing is not being performed, this switch should be closed to position B.
- 6. See erratum RESET3 in the MPC837xECE.

#### Figure 5. JTAG Interface Connection

PowerQUICC Design Checklist, Rev. 5



Operating JTAG and Debug

# 5.1 Debug Using In-Circuit Emulator

There may be issues when using a JTAG-based in-circuit emulator to boot the PowerQUICC II Pro device because reset configuration words are sourced from an unprogrammed Flash device on the local bus. There is no valid RCW already present in Flash memory when the PowerQUICC II Pro device performs the PORESET sequence. The CPU core is disabled and the in-circuit emulator cannot take control of the CPU. The following methods allow an in-circuit emulator to attach to the CPU core and program a valid RCW into a Flash device on the local bus:

- If a CPLD (or other logic) is present, provide an option for the CPLD to provide the RCW during PORESET.
- Design the board with logic that allows clocking for both PCI host and agent mode. Have the board boot in PCI agent mode using an internal hard-coded configuration source to provide the RCW.
- Use the  $I^2C-1$  interface.
- If using Freescale's CodeWarrior tools suite, refer to the note "*Overriding the Reset Configuration Word through JTAG*" in the readme.txt file provided with the CodeWarrior project. This procedure requires creating a configuration file with the desired RCW settings.

Table 11 summarizes the JTAG and TEST pins.

| cal   | Cignol  | Pin  | 377/E | 378/E | 379/E | Conne                                       | ection                           | Natao                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
|-------|---------|------|-------|-------|-------|---------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Criti | Signal  | Туре | MPC8  | MPC8  | MPC8  | If Used                                     | If Not Used                      | Notes                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
|       | JTAG    |      |       |       |       |                                             |                                  |                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
|       | ТСК     | I    | Х     | Х     | Х     | As needed 10 k $\Omega$ to OV <sub>DD</sub> |                                  | Commonly used for boundary scan testing. If pin is truly not used, can tie directly to GND.                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
|       | TDI     | I    | Х     | Х     | Х     | As ne                                       | eeded                            | This JTAG pin has a weak internal pull-up P-FETs that is always enabled.                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
|       | TDO     | 0    | Х     | Х     | Х     | As ne                                       | eded                             | Actively driven during RESET.                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
|       | TMS     | I    | Х     | Х     | Х     | As ne                                       | eded                             | This JTAG pin has a weak internal pull-up P-FETs that is always enabled.                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| X     | TRST    | I    | X     | X     | Х     | Tie to P(<br>c<br>Output of negati          | ORESET<br>or<br>ve OR gate logic | <ul> <li>This JTAG pin has a weak internal pull-up P-FETs that is always enabled.</li> <li>If an in-circuit emulator is used in the design, TRST should be tied to the output of negative OR gate logic. The inputs to the negative OR gate logic should be any external TRST sources and the PORESET signal.</li> </ul> |  |  |  |  |  |  |  |
|       |         |      |       |       |       | Pov                                         | ver Management                   | t                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
|       | QUIESCE | 0    | Х     | Х     | Х     | As needed                                   | Open                             | —                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
|       |         |      |       |       |       |                                             | Test                             |                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
| Х     | TEST    | I    | Х     | Х     | Х     | Tie to                                      | GND                              |                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |

### Table 11. JTAG and TEST Pin Listing

PowerQUICC Design Checklist, Rev. 5



| ical | Signal    | Pin  | 377/E  | 378/E | 379/E | Connection                                                             |                                          | Notes |
|------|-----------|------|--------|-------|-------|------------------------------------------------------------------------|------------------------------------------|-------|
| Crit | orginar   | Туре | 8D J M | 8DAM  | MPC8  | If Used                                                                | If Not Used                              | Notes |
| х    | TEST_SEL0 | Ι    | Х      | х     | х     | MPC8377E:<br>MPC8378E:<br>MPC8379E:                                    | Tie to OVDD<br>Tie to GND<br>Tie to OVDD |       |
| х    | TEST_SEL1 | I    | х      | х     | х     | MPC8377E: Tie to OVDD<br>MPC8378E: Tie to OVDD<br>MPC8379E: Tie to GND |                                          | —     |

Table 11. JTAG and TEST Pin Listing (continued)

This section presents the recommendations and guidelines for designing with various functional blocks on the PowerQUICC II Pro. This section contains the following subsections:

- Section 6.1, "PCI Bus Interface"
- Section 6.2, "DDR Controller"
- Section 6.3, "Enhanced Local Bus Controller"
- Section 6.4, "General-Purpose I/O Timers"
- Section 6.5, "Universal Serial Bus (USB)"
- Section 6.6, "Integrated Programmable Interrupt Controller (IPIC)"
- Section 6.7, "Dual Enhanced Three-Speed Ethernet Controllers (eTSEC)"
- Section 6.8, "IEEE Std 1588<sup>™</sup> Timer"
- Section 6.9, "SerDes (SGMII, SATA, PCI Express®)"
- Section 6.10, "SATA Controller"
- Section 6.11, "PCI Express Controller"
- Section 6.12, "Enhanced Secure Digital Host Controller"
- Section 6.13, "DUART"
- Section 6.14, "DMA"
- Section 6.15, "I<sup>2</sup>C Interface"
- Section 6.16, "SPI"

### 6.1 PCI Bus Interface

The reset configuration word high controls the hardware configuration of the PCI blocks as follows:

- RCWH[PCIHOST]—Host/agent mode for PCI
- RCWH[PCIARB]—PCI internal/external arbiter mode select

As Table 12 shows, signals of the PCI interface are multiplexed with the CompactPCI Hot Swap pins. Either PCI or Hot Swap functionality is selected by the RCWH[PCIARB] setting. When an external arbiter



is selected (RCWH[PCIARB] = 0), the CompactPCI Hot Swap pins function. When an internal arbiter is selected (RCWH[PCIARB] = 1), the  $\overline{PCI_GNTx}$  and  $\overline{PCI_REQ1}$  pins function.

| ical | Signal               | Pin  | 377/E | 378/E | 379/E | Connection                                      |                                                | Notes                                                                                                                                                                                                                          |  |  |  |  |  |
|------|----------------------|------|-------|-------|-------|-------------------------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Crit | Jigha                | Туре | MPC8  | MPC8  | MPC8  | If Used                                         | If Not Used                                    | Notes                                                                                                                                                                                                                          |  |  |  |  |  |
|      | PCI Interface        |      |       |       |       |                                                 |                                                |                                                                                                                                                                                                                                |  |  |  |  |  |
|      | PCI_INTA/<br>IRQ_OUT | 0    | x     | x     | x     | 2 k–10 kΩ to<br>OV <sub>DD</sub>                | 2 k–10 kΩ to<br>OV <sub>DD</sub>               | Open drain signal. In agent mode, PCI_INTA<br>typically connects to a central interrupt<br>controller. In host mode, PCI_INTA may be used<br>to assert interrupts to other devices, such as a<br>second processor.             |  |  |  |  |  |
|      | PCI_RESET_OUT        | 0    | Х     | Х     | Х     | As needed                                       | Open                                           | This signal is used only in host mode. It should be left unconnected in agent mode.                                                                                                                                            |  |  |  |  |  |
|      | PCI_AD[31:0]         | I/O  | X     | х     | х     | As needed                                       | 2 k–10 kΩ to<br>OV <sub>DD</sub><br>or<br>Open | If the PCI port is not used, no termination is<br>needed if the bus is parked. Software needs to<br>park the bus as follows:<br>1. RCWHR[PCIHOST] = 1<br>2. RCWHR[PCIARB] = 1<br>3a. PCIACR[PM] = 1 or<br>3b. PCI_GCR[BBR] = 1 |  |  |  |  |  |
|      | PCI_C/BE[3:0]        | I/O  | X     | х     | х     | As needed +<br>2 k–10 kΩ to<br>OV <sub>DD</sub> | 2 k–10 kΩ to<br>OV <sub>DD</sub><br>or<br>Open | If the PCI port is not used, no termination is<br>needed if the bus is parked. Software needs to<br>park the bus as follows:<br>1. RCWHR[PCIHOST] = 1<br>2. RCWHR[PCIARB] = 1<br>3a. PCIACR[PM] = 1 or<br>3b. PCI_GCR[BBR] = 1 |  |  |  |  |  |
|      | PCI_PAR              | I/O  | Х     | Х     | Х     | As needed                                       | 2 k–10 kΩ to<br>OV <sub>DD</sub>               | If the PCI port is not used, this signal must be pulled up.                                                                                                                                                                    |  |  |  |  |  |
|      | PCI_FRAME            | I/O  | х     | х     | х     | As needed +<br>2 k–10 kΩ to<br>OV <sub>DD</sub> | 2 k–10 kΩ to<br>OV <sub>DD</sub>               | PCI specification requires a weak pull-up.                                                                                                                                                                                     |  |  |  |  |  |
|      | PCI_TRDY             | I/O  | х     | Х     | Х     | As needed +<br>2 k–10 kΩ to<br>OV <sub>DD</sub> | 2 k–10 kΩ to<br>OV <sub>DD</sub>               | PCI specification requires a weak pull-up.                                                                                                                                                                                     |  |  |  |  |  |
|      | PCI_IRDY             | I/O  | X     | Х     | Х     | As needed +<br>2 k–10 kΩ to<br>OV <sub>DD</sub> | 2 k–10 kΩ to<br>OV <sub>DD</sub>               | PCI specification requires a weak pull-up.                                                                                                                                                                                     |  |  |  |  |  |
|      | PCI_STOP             | I/O  | Х     | Х     | Х     | As needed +<br>2 k–10 kΩ to<br>OV <sub>DD</sub> | 2 k–10 kΩ to<br>OV <sub>DD</sub>               | PCI specification requires a weak pull-up.                                                                                                                                                                                     |  |  |  |  |  |
|      | PCI_DEVSEL           | I/O  | Х     | Х     | Х     | As needed +<br>2 k–10 kΩ to<br>OV <sub>DD</sub> | 2 k–10 kΩ to<br>OV <sub>DD</sub>               | PCI specification requires a weak pull-up.                                                                                                                                                                                     |  |  |  |  |  |

### Table 12. PCI Bus Interface Pin Listing



| cal   | Signal                  | Pin  | 377/E | 378/E | 379/E | Conne                                                                                                        | ection                                                                                   | Notoo                                                                                                                                                                                                                                                                                                 |
|-------|-------------------------|------|-------|-------|-------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Criti | Sigilai                 | Туре | MPC8  | MPC8  | MPC8  | If Used                                                                                                      | If Not Used                                                                              | NOLES                                                                                                                                                                                                                                                                                                 |
| х     | PCI_IDSEL               | I    | х     | x     | х     | PCI host:<br>Tie to GND<br>PCI agent:<br>One of<br>PCI_AD[31:0]                                              | Tie to GND                                                                               | <ul> <li>PCI_IDSEL should be connected to GND for<br/>host systems and to one address line for agent<br/>systems. If the PCI port is not used, it should be<br/>grounded.</li> <li>PCI host is selected by<br/>RCWH[PCIHOST] = 1.</li> <li>PCI agent is selected by<br/>RCWH[PCIHOST] = 0.</li> </ul> |
|       | PCI_SERR                | I/O  | Х     | Х     | Х     | As needed +<br>2 k–10 kΩ to<br>OV <sub>DD</sub>                                                              | 2 k–10 kΩ to<br>OV <sub>DD</sub>                                                         | PCI specification requires a weak pull-up.                                                                                                                                                                                                                                                            |
|       | PCI_PERR                | I/O  | Х     | x     | Х     | As needed +<br>2 k–10 kΩ to<br>OV <sub>DD</sub>                                                              | 2 k–10 kΩ to<br>OV <sub>DD</sub>                                                         | PCI specification requires a weak pull-up.                                                                                                                                                                                                                                                            |
|       | PCI_REQ0                | I/O  | X     | x     | X     | External<br>arbiter:<br>As needed<br>Internal<br>arbiter:<br>As needed +<br>$2 k-10 k\Omega$ to<br>$OV_{DD}$ | External<br>arbiter:<br>Open<br>Internal<br>arbiter:<br>2 k–10 kΩ to<br>OV <sub>DD</sub> | If an external arbiter is used, PCI_REQ0<br>becomes an <i>output</i> signal and does not need to<br>be terminated.<br>• External arbiter selected by RCWH[PCIARB]<br>= 0.<br>• Internal arbiter selected by RCWH[PCIARB]<br>= 1.                                                                      |
|       | PCI_REQ1/<br>CPCI_HS_ES | I    | ×     | ×     | ×     | External<br>arbiter:<br>As needed<br>Internal<br>arbiter:<br>As needed +<br>2 k–10 kΩ to<br>OV <sub>DD</sub> | 2 k–10 kΩ to<br>OV <sub>DD</sub>                                                         | <ul> <li>This pin is multiplexed with a CompactPCI Hot<br/>Swap function. CompactPCI functionality is<br/>selected when an external arbiter is used.</li> <li>External arbiter selected by RCWH[PCIARB]<br/>= 0.</li> <li>Internal arbiter selected by RCWH[PCIARB]<br/>= 1.</li> </ul>               |
|       | PCI_REQ[2:4]            | I    | х     | х     | х     | As needed +<br>2 k–10 kΩ to<br>OV <sub>DD</sub>                                                              | 2 k–10 kΩ to<br>OV <sub>DD</sub>                                                         | Only PCI host mode with internal arbiter enabled.                                                                                                                                                                                                                                                     |
|       | PCI_GNT0                | I/O  | X     | X     | X     | External<br>arbiter:<br>As needed +<br>$2 k-10 k\Omega$ to<br>$OV_{DD}$<br>Internal<br>arbiter:<br>As needed | External<br>arbiter:<br>2 k–10 kΩ to<br>OV <sub>DD</sub><br>Internal<br>arbiter:<br>Open | <ul> <li>If an external arbiter is used, PCI_GNT0</li> <li>becomes an <i>input</i> signal and should be pulled up with 2 k-10 kΩ to OV<sub>DD</sub>.</li> <li>External arbiter selected by RCWH[PCIARB] = 0.</li> <li>Internal arbiter selected by RCWH[PCIARB] = 1.</li> </ul>                       |

### Table 12. PCI Bus Interface Pin Listing (continued)



| ical | Signal                    | Pin  | 377/E | 378/E | 379/E | Conne                                                                                                        | ection                                                       | Notoo                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|---------------------------|------|-------|-------|-------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Crit | Signal                    | Туре | MPC8  | MPC8  | MPC8  | If Used                                                                                                      | If Not Used                                                  | 100165                                                                                                                                                                                                                                                                                                                                                                                                       |
|      | PCI_GNT1/<br>CPCI_HS_LED  | 0    | X     | х     | х     | As needed                                                                                                    | Open                                                         | <ul> <li>This pin is multiplexed with a CompactPCI Hot<br/>Swap function. CompactPCI functionality is<br/>selected when an external arbiter is used.</li> <li>External arbiter selected by RCWH[PCIARB]<br/>= 0.</li> <li>Internal arbiter selected by RCWH[PCIARB]<br/>= 1.</li> </ul>                                                                                                                      |
|      | PCI_GNT2/<br>CPCI_HS_ENUM | 0    | x     | X     | X     | External<br>arbiter:<br>As needed +<br>2 k-10 kΩ to<br>OV <sub>DD</sub><br>Internal<br>arbiter:<br>As needed | External<br>arbiter:<br>Open<br>Internal<br>arbiter:<br>Open | This pin is multiplexed with a CompactPCI Hot<br>Swap function. CompactPCI functionality is<br>selected when an external arbiter is used.<br>• If <b>CompactPCI</b> Hot Swap function is used, a<br>weak pull-up is required<br>$(2 \text{ k}-10 \text{ k}\Omega \text{ to OV}_{\text{DD}})$ .<br>• External arbiter selected by RCWH[PCIARB]<br>= 0.<br>• Internal arbiter selected by RCWH[PCIARB]<br>= 1. |
|      | PCI_GNT3/<br>PCI_PME      | 0    | х     | х     | х     | As needed                                                                                                    | 2 k–10 kΩ to<br>OV <sub>DD</sub>                             | <ul> <li>This pin is multiplexed with a CompactPCI Hot<br/>Swap function. CompactPCI functionality is<br/>selected when an external arbiter is used.</li> <li>External arbiter selected by RCWH[PCIARB]<br/>= 0.</li> <li>Internal arbiter selected by RCWH[PCIARB]<br/>= 1.</li> </ul>                                                                                                                      |
|      | PCI_GNT4                  | 0    | Х     | Х     | Х     | As needed                                                                                                    | Open                                                         | —                                                                                                                                                                                                                                                                                                                                                                                                            |
|      | M66EN                     | I    | х     | х     | х     | As needed                                                                                                    | 5 kΩ to OV <sub>DD</sub><br>or<br>1 kΩ to GND                | Open-drain signal. No role if PCI is not used.                                                                                                                                                                                                                                                                                                                                                               |

#### Table 12. PCI Bus Interface Pin Listing (continued)

### 6.2 DDR Controller

Refer to the following application notes for details on layout consideration and DDR programming guidelines:

- AN2582, "Hardware and Layout Design Considerations for DDR Memory Interfaces," for signal integrity and layout considerations.
- AN2583, "Programming the PowerQUICC III DDR SDRAM Controller," for DDR programming guidelines.

The DDR bus should not be configured during use. Rather, it should be configured by executing code from the local bus.

The DDR controller on the PowerQUICC II Pro can be configured with a 64- or 32-bit data bus interface. DDR\_SDRAM\_CFG[32\_BE] controls the bus width selection. The burst length is set to 8 beats for 32-bit mode by properly configuring DDR\_SDRAM\_CFG[8\_BE].



Table 13 summarizes the DDR controller pins.

| ical | Signal                    | Pin  | 377/E | 378/E | 397/E | Conne     | ection      | Notes                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------|---------------------------|------|-------|-------|-------|-----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Crit | Cigila                    | Туре | MPC8  | MPC8  | MPC8  | If Used   | If Not Used | Notes                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|      |                           |      |       |       |       | erface    |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|      | MDQ[0:63]                 | I/O  | x     | x     | x     | As needed | Open        | <ul> <li>When in use, proper signal integrity analysis must<br/>be performed using the respective device IBIS<br/>model.</li> <li>Parallel termination is optional for DDR signals<br/>and should be simulated to verify necessity.</li> <li>Differential termination is included on DIMMs. It is<br/>only required for discrete memory applications.</li> <li>Also, refer to Section 6.2.3,<br/>"MDQ/MDQS/MECC/MDM Required Termination."</li> </ul> |
|      | MECC[0:4]/<br>MSRCID[0:4] | I/O  | Х     | Х     | Х     | As needed | Open        | Pin functionality determined by SICRH[DDR] bit<br>setting.<br>Also, refer to Section 6.2.3,<br>"MDQ/MDQS/MECC/MDM Required Termination."                                                                                                                                                                                                                                                                                                              |
|      | MECC[5]/MDVAL             | I/O  | х     | Х     | х     | As needed | Open        | Pin functionality determined by SICRH[DDR] bit<br>setting.<br>Also, refer to Section 6.2.3,<br>"MDQ/MDQS/MECC/MDM Required Termination."                                                                                                                                                                                                                                                                                                              |
|      | MECC[6:7]                 | I/O  | Х     | Х     | Х     | As needed | Open        | Refer to Section 6.2.3, "MDQ/MDQS/MECC/MDM Required Termination."                                                                                                                                                                                                                                                                                                                                                                                     |
|      | MDM[0:8]                  | 0    | Х     | Х     | Х     | As needed | Open        | Refer to Section 6.2.3, "MDQ/MDQS/MECC/MDM<br>Required Termination."                                                                                                                                                                                                                                                                                                                                                                                  |
|      | MDQS[0:8]                 | I/O  | х     | Х     | Х     | As needed | Open        | Refer to Section 6.2.3, "MDQ/MDQS/MECC/MDM Required Termination."                                                                                                                                                                                                                                                                                                                                                                                     |
|      | MBA[0:2]                  | 0    | х     | Х     | Х     | As needed | Open        | —                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      | MA[0:14]                  | 0    | х     | Х     | Х     | As needed | Open        | —                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      | MWE                       | 0    | Х     | Х     | Х     | As needed | Open        | _                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      | MRAS                      | 0    | Х     | Х     | Х     | As needed | Open        | -                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      | MCAS                      | 0    | Х     | Х     | Х     | As needed | Open        | —                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      | MCS[0:3]                  | 0    | Х     | Х     | Х     | As needed | Open        | —                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      | MCKE[0:1]                 | 0    | Х     | Х     | Х     | As needed | Open        | This output is actively driven during reset rather than being released to high impedance during reset.                                                                                                                                                                                                                                                                                                                                                |

### Table 13. DDR Controller Pin Listing



| ical | Signal    | Pin  | 377/E | 378/E | 397/E | Connection |             | Notes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|------|-----------|------|-------|-------|-------|------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Crit | Jigha     | Туре | MPC8  | MPC8  | MPC8  | lf Used    | If Not Used |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|      | MCK[0:5]  | 0    | х     | х     | Х     | As needed  | Open        | For discrete memories, a 100 $\Omega$ parallel termination                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|      | MCK[0:5]  | 0    | X     | x     | x     | As needed  | Open        | Is required between MCK <i>n</i> and MCK <i>n</i> .<br>Disable the clocks that are not used via the<br>DDRCLKDR register. By default, all clocks are<br>operational, but not all clock signals are used in a<br>given application. Therefore, by disabling the<br>unused clocks, it first lowers the power consumption<br>and then lowers the unused switching activity in the<br>part. DDRCLKDR is not a part of the memory<br>controller register set; it is located in the global utility<br>register section. |  |
|      | MODT[0:3] | 0    | Х     | х     | х     | As needed  | Open        | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|      | MVREF1    | Ι    | Х     | Х     | Х     | As ne      | eeded       | Each of the MVREF1 and MVREF2 supply inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|      | MVREF2    | I    | Х     | Х     | Х     | As ne      | eeded       | must be connected through serial resistors of 200 $\Omega$<br>See Section 6.2.2, "MVREFn Connection Options."                                                                                                                                                                                                                                                                                                                                                                                                     |  |

#### Table 13. DDR Controller Pin Listing (continued)

### 6.2.1 MDIC1 and MDIC0

The MDIC1 and MDIC0 driver impedance calibration pins should be terminated as shown in Table 14.

#### Table 14. MDIC1 and MDIC0 Termination Recommendations

| Pins  | DDR1       | DDR2                              |
|-------|------------|-----------------------------------|
| MDIC1 | Open       | 18.2 $\Omega$ to GV <sub>DD</sub> |
| MDICO | 0 Ω to GND | 18.2 $\Omega$ to GND              |

Note: 1% tolerance is allowed for the 18.2  $\Omega$  resistors.

The user selects the DDR type by configuring the DDR\_SDRAM\_CFG[SDRAM\_TYPE] and the DDRCDR registers.





### 6.2.2 MVREFn Connection Options

Figure 6 and in Figure 7 show the two MVREF*n* connection options. A 5% tolerance is allowed for the 200  $\Omega$  resistors.







Figure 7. MVREF1 and MVREF2 Connection Option #2

Each of the MVREF1 and MVREF2 supply inputs must be connected through serial resistors of 200  $\Omega$ . The resistors must be the closest component to the MPC837*x* MVREF*n* ball connection. Additionally, the number of decoupling capacitors used should be as stated in AN2582, "Hardware and Layout Design Considerations for DDR Memory Interfaces."



### 6.2.3 MDQ/MDQS/MECC/MDM Required Termination

Figure 8 shows the required MDQ/MDQS/MECC/MDM connection. A 1% tolerance is allowed for the 22  $\Omega$  resistors shown in Figure 8.



Figure 8. MDQ, MDQS, MECC, and MDM Required Connections

Serial 22- $\Omega$  resistors must be added on all the MDQ, MDQS, MECC, and MDM signals. For applications using DIMMs that already include 22- $\Omega$  termination resistors, no additional resistors are required. It is recommended that the resistors be placed in the middle of the trace between the MPC837*x* and the memory module.

### 6.2.4 DDR1 Termination Scheme

The DDR1 driver strength should be set to half strength on both the memory controller side and the DRAM side to reduce the overall system noise. This is done by setting the following registers as shown:

- (Offset  $0x0_0128$ ) DDRCDR =  $0x0004_0001$
- (Offset 0x0\_2110) DDR\_SDRAM\_CFG[HSE] = 0'b1
- (Offset 0x0\_2118) DDR\_SDRAM\_MODE[14] = 0'b1

The termination scheme should be set to reduce the overall system noise on DDR1 interface. This is done by using the following termination scheme.

- For all MDQ/MDQS/MDM signals, the parallel termination resistor RTT = 100  $\Omega$ , and the series resistor RS = 10  $\Omega$ .
- For all address/command/control signals, the parallel termination resistor RTT = 150  $\Omega$ , and the series resistor RS = 22  $\Omega$ .
- All unused MCK[0:5] clock signals should disabled by the (Offset 0x0\_0A04) OCCR register.
- All unused ECC signals should be connected to GND by a 150- $\Omega$  resistor.
- Add a 200- $\Omega$  resistor between the MVREF silicon pin and any decoupling caps that may be used for this signal on the board.

NP

It is important to note the following:

- The existing recommendations for proper layout for DDR1 as stated in AN2582, "Hardware and Layout Design Considerations for DDR Memory Interfaces," should be observed.
- It is also highly recommended to repeat the IBIS simulation with the current IBIS model.

## 6.3 Enhanced Local Bus Controller

The enhanced local bus controller (eLBC) provides a general-purpose chip-select machine (GPCM), a NAND Flash control machine (FCM), and three user-programmable machines (UPMs). Eight chip selects are available to operate with any given machine. Figure 9 shows how to properly connect a NAND Flash memory device, using a simplified connection to 8-bit NAND Flash memory device in FCM mode. Commands, address, and data are all transferred on the LAD[0:7] pins.



Figure 9. Enhanced Local Bus Connection to NAND Flash

The PowerQUICC II Pro local bus features a multiplexed address and data bus, LAD[0:31]. An external latch is required to de-multiplex these signals to the connecting device. LAD[0] is the most significant address and data bit, and LAD[31] is the least significant address and data bit.

Figure 10 shows the correct way to reconstruct the address for the local bus. The dedicated LA[27:31] must be used to form the local address. Depending on the memory bank size, usually the address bus is



less than 32 bits. For example, if the maximum memory device on the local bus is 16 Mbytes, only 24-bit addresses are used. Only LAD[8:26] must be latched.



Figure 10. Local Bus Address Latch

Table 15 lists guidelines for connecting to 8/16/32-bit devices.

Table 15. Local Bus Byte Lane Control

| Dovice Data Width | Most Significant Bit | Least Significant Bit | Byte Lane Control |          |      |  |
|-------------------|----------------------|-----------------------|-------------------|----------|------|--|
| Device Data Width | Most Significant Dit | Least orginicant Dit  | GPCM              | UPM      | FCM  |  |
| 8-bit             | LAD[0]               | LAD[7]                | LWE[0]            | LBS[0]   | LFWE |  |
| 16-bit            | LAD[0]               | LAD[15]               | LWE[0:1]          | LBS[0:1] | —    |  |
| 32-bit            | LAD[0]               | LAD[31]               | LWE[0:3]          | LBS[0:3] | —    |  |

For applications requiring 25-bits of addressing or less, the non-multiplexed address/data mode eliminates the need for an external latch when the address is driven. In this mode the 25 address signals are driven on LA[7:31], and only 16 bits of data are used on LAD[0:15].

Table 16 shows the multiplexed and non-multiplexed support.

#### Table 16. Multiplexed and Non-Multiplexed Support

| Mode                                               | Address                                                             | Data      |
|----------------------------------------------------|---------------------------------------------------------------------|-----------|
| Multiplexed address/data for 32-bit addressing     | <ul> <li>LAD[0:26] connected to latch</li> <li>LA[27:31]</li> </ul> | LAD[0:31] |
| Non-multiplexed address/data for 25-bit addressing | LA[7:31]                                                            | LAD[0:15] |



Table 17 summarizes the local bus pins.

| ical | Signal                                        | Pin    | 377/E       | 378/E       | 379/E       | Conr      | nection                                | Notes                                                                |
|------|-----------------------------------------------|--------|-------------|-------------|-------------|-----------|----------------------------------------|----------------------------------------------------------------------|
| Crit | orginal                                       | Туре   | <b>MPC8</b> | <b>MPC8</b> | <b>MPC8</b> | If Used   | If Not Used                            |                                                                      |
|      |                                               | erface |             |             |             |           |                                        |                                                                      |
|      | LAD[0:31]                                     | I/O    | Х           | Х           | Х           | As needed | 2 k–10 k $\Omega$ to LBV $_{DD}$       | See note for the LA[7:31] signals.                                   |
|      | LCS4/<br>LDP0                                 | I/O    | Х           | Х           | Х           | As needed | 2 k–10 k $\Omega$ to LBV $_{DD}$       | RCWH[LDP] = 0 Functions as LDP0<br>RCWH[LDP] = 1 Functions as $LCS4$ |
|      | LCS5/<br>LDP1                                 | I/O    | Х           | Х           | Х           | As needed | 2 k–10 k $\Omega$ to LBV $_{DD}$       | RCWH[LDP] = 0 Functions as LDP1<br>RCWH[LDP] = 1 Functions as LCS5   |
|      | LA7/<br>LCS6/<br>LDP2                         | I/O    | x           | Х           | Х           | As needed | Open                                   | RCWH[LDP] = 0 Functions as LDP2<br>RCWH[LDP] = 1 Functions as LCS6   |
|      | LA8/<br>LCS7/<br>LDP3                         | I/O    | х           | х           | х           | As needed | 2 k–10 k $\Omega$ to LBV <sub>DD</sub> | RCWH[LDP] = 0 Functions as LDP3<br>RCWH[LDP] = 1 Functions as LCS7   |
|      | LA[7:31]                                      | 0      | Х           | Х           | Х           | As needed | Open                                   | Bits 7–26 are only used as address signals in non-multiplexed mode.  |
|      | LCS[0:3]                                      | 0      | Х           | Х           | Х           | As needed | Open                                   | —                                                                    |
|      | LWE[0:3]/<br>LFWE/<br>LBS[0:3]                | 0      | х           | х           | х           | As needed | Open                                   | _                                                                    |
|      | LBCTL                                         | 0      | Х           | Х           | Х           | As needed | Open                                   | —                                                                    |
|      | LA10/<br>LALE                                 | 0      | Х           | Х           | Х           | As needed | Open                                   | _                                                                    |
| Х    | LGPL0/<br>LFCLE                               | I/O    | х           | Х           | х           | As needed | Open                                   | _                                                                    |
| Х    | LGPL1/<br>LFALE                               | I/O    | х           | Х           | Х           | As needed | Open                                   |                                                                      |
|      | LGPL2/<br>LFRE/<br>LOE                        | 0      | х           | х           | Х           | As needed | Open                                   | _                                                                    |
| Х    | LGPL3/<br>LWFP                                | I/O    | Х           | Х           | Х           | As needed | Open                                   | _                                                                    |
|      | LGPL4/<br>LGTA/<br>LFRB/<br>LUPWAIT/<br>LPBSE | I/O    | Х           | Х           | Х           | 4.7 kΩ    | to LBV <sub>DD</sub>                   | Pin functionality is selected by LBCR[LPBSE].                        |
| Х    | LA9/<br>LGPL5                                 | 0      | Х           | Х           | Х           | As needed | Open                                   | Critical signal only when in non-multiplexed mode.                   |

Table 17. Local Bus Pin Listing



| ical | Signal    | Pin  | 377/E | 378/E | 379/E | Connection                                               |                                                        | Notes |
|------|-----------|------|-------|-------|-------|----------------------------------------------------------|--------------------------------------------------------|-------|
| Crit | orginal   | Туре | MPC8  | MPC8  | MPC8  | If Used                                                  | If Not Used                                            | Notes |
|      | LCLK[0:2] | 0    | х     | х     | Х     | As needed                                                | Open                                                   | —     |
|      | LSYNC_OUT | 0    | х     | х     | Х     | PLL enabled mode<br>only: 22–33 Ω<br>damping resistor in | eLBC not used or in<br>PLL bypass mode:<br>Open        |       |
|      | LSYNC_IN  | I    | х     | Х     | Х     | (LSYNC_OUT to<br>LSYNC_IN)                               | eLBC not used or in<br>PLL bypass mode:<br>1 kΩ to GND |       |

| Table 17. | Local | Bus | Pin | Listina | (continued) |
|-----------|-------|-----|-----|---------|-------------|
|           | Looai | 240 |     | Lioung  | (continuou) |

### 6.4 General-Purpose I/O Timers

The two general-purpose I/O modules, GPIO1 and GPIO2, can each support 32 general-purpose I/O ports. Each port can be configured as an input or an output. If a port is configured as an input, it can optionally generate an interrupt upon detection of a change. If a port is configured as an output, it can be individually configured as an open-drain or fully active output. Each GPIO port is multiplexed with other functions.

GPIO1 is multiplexed with general-purpose timers and eTSEC2 interface pins. GPIO2 is multiplexed with eTSEC1, eTSEC2, USB, and IRQ pins. DMA control signals are also multiplexed with some of the GPIO1 signals. Each GPIO pin is programmed using the system I/O configuration low (SICRL) and system I/O configuration register high (SICRH) registers.

Four general-purpose timers are multiplexed with the GPIO1[0:11] pins. Each timer interface consists of the  $\overline{\text{TGATE}n}$ ,  $\overline{\text{TIN}n}$ , and  $\overline{\text{TOUT}n}$  pins. Each timer pin is programmed using the system I/O configuration low (SICRL) register.

Table 18 summarizes the general-purpose I/O pins. If these pins are not used for other functions, the GPIO1 and GPIO2 pins should be configured as output and can be left open.

| ical | Signal Pin Signal                                      |      | Un Leg Connection |      | onnection    | Notes     |                                                                             |                                                                                    |       |
|------|--------------------------------------------------------|------|-------------------|------|--------------|-----------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------|
| Crit | orginar                                                | Туре | MPC8              | MPC8 | MPC8<br>MPC8 |           | If Used                                                                     | If Not Used <sup>1</sup>                                                           | Notes |
|      | GPIO1[0]/<br>DMA_DREQ0/<br>GTM1_TIN1/<br>GTM2_TIN2     | I/O  | х                 | х    | Х            | As needed | in GPIO output<br>mode: Open<br>Otherwise:<br>2 k–10 kΩ to OV <sub>DD</sub> | Pin functionality determined by<br>SICRL[GPIO1_A] and SICRL[DMA_A] bit<br>settings |       |
|      | GPIO1[1]/<br>DMA_DACK0/<br>GTM1_TGATE1/<br>GTM2_TGATE2 | I/O  | Х                 | Х    | Х            | As needed | Open                                                                        | Pin functionality determined by<br>SICRL[GPIO1_B] and SICRL[DMA_B] bit<br>settings |       |

| Table 18. General-Purpo | ose I/O Pin Listing |
|-------------------------|---------------------|
|-------------------------|---------------------|



|      |                                                         |      |                                                                                                             |         |       |           |           | <b>F</b>                                                                           |
|------|---------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------|---------|-------|-----------|-----------|------------------------------------------------------------------------------------|
| ical | Signal                                                  | Pin  | 377/E                                                                                                       | 378/E   | 379/E | с         | onnection | Notas                                                                              |
| Crit | Signal                                                  | Туре | $\begin{bmatrix} 0 & 0 & 0 \\ 0 & 0 & 0 \\ \Xi & \Xi & \Xi \end{bmatrix} $ If Used If Not Used <sup>1</sup> | - Notes |       |           |           |                                                                                    |
|      | GPIO1[2]/<br>DMA_DDONE0/<br>GTM1_TOUT1                  | I/O  | Х                                                                                                           | х       | x     | As needed | Open      | Pin functionality determined by<br>SICRL[GPIO1_C] and SICRL[DMA_C] bit<br>settings |
|      | GPIO1[3]/<br>DMA_DREQ1/<br>GTM1_TIN2/<br>GTM2_TIN1      | I/O  | Х                                                                                                           | х       | X     | As needed | Open      | Pin functionality determined by<br>SICRL[GPIO1_D] and SICRL[DMA_D] bit<br>settings |
|      | GPIO1[4]/<br>DMA_DACK1/<br>GTM1_TGATE1/<br>GTM2_TGATE2  | I/O  | Х                                                                                                           | х       | х     | As needed | Open      | Pin functionality determined by<br>SICRL[GPIO1_E] and SICRL[DMA_E] bit<br>settings |
|      | GPIO1[5]/<br>DMA_DDONE1/<br>GTM1_TOUT2/<br>GTM2_TOUT1   | I/O  | Х                                                                                                           | х       | х     | As needed | Open      | Pin functionality determined by SICRL[GPIO1_F] bit settings                        |
|      | GPIO1[6]/<br>DMA_DREQ2/<br>GTM1_TIN3/<br>GTM2_TIN4      | I/O  | Х                                                                                                           | х       | х     | As needed | Open      | Pin functionality determined by<br>SICRL[GPIO1_G] and SICRL[DMA_F] bit<br>settings |
|      | GPIO1[7]/<br>DMA_DACK2/<br>GTM1_TGATE3/<br>GTM2_TGATE4  | I/O  | Х                                                                                                           | Х       | Х     | As needed | Open      | Pin functionality determined by<br>SICRL[GPIO1_H] and SICRL[DMA_G] bit<br>settings |
|      | GPIO1[8]/<br>DMA_DDONE2/<br>GTM1_TOUT3                  | I/O  | Х                                                                                                           | Х       | x     | As needed | Open      | Pin functionality determined by<br>SICRL[GPIO1_I] and SICRL[DMA_H] bit<br>settings |
|      | GPIO1[9]/<br>DMA_DREQ3/<br>GTM1_TIN4/<br>GTM2_TIN3      | I/O  | Х                                                                                                           | Х       | х     | As needed | Open      | Pin functionality determined by<br>SICRL[GPIO1_K] and SICRL[DMA_J] bit<br>settings |
|      | GPIO1[10]/<br>DMA_DACK3/<br>GTM1_TGATE4/<br>GTM2_TGATE3 | I/O  | Х                                                                                                           | Х       | Х     | As needed | Open      | Pin functionality determined by<br>SICRL[GPIO1_J] and SICRL[DMA_I] bit<br>settings |
|      | GPIO1[11]/<br>DMA_DDONE3/<br>GTM1_TOUT4/<br>GTM2_TOUT3  | I/O  | Х                                                                                                           | Х       | Х     | As needed | Open      | Pin functionality determined by SICRL[GPIO1_L] bit settings                        |

| Table 18 | . General-Purpose   | I/O Pin Li | stina (continue | ed) |
|----------|---------------------|------------|-----------------|-----|
| 14010 10 | a diomonan n'anpooo |            | o               | ·~, |

Note:

<sup>1</sup> It is recommended that GPIO pins be programmed to outputs when not used.



# 6.5 Universal Serial Bus (USB)

Figure 11 shows the USB interface block diagram.



Figure 11. USB Interface Block Diagram

The MPC837*x* implements a dual-role (DR) universal serial bus (USB) module. The USB DR module is a USB 2.0-compliant serial interface engine for implementing a USB interface. The USB DR module can act as a device or host controller. Interfaces to negotiate the host or device role on the bus in compliance with the On-The-Go (OTG) supplement to the USB specification are also provided. The USB mode register (USBMODE) selects the controller mode.

The system I/O configuration register low (SICRL) controls the multiplexing of some of the device I/O pins. The USB pin functionality is chosen by setting the SICRL[USB\_A] = 01 and SICRL[USB\_B] = 01.

The USB DR module can be configured to connect to either an ULPI PHY or FS/LS serial transceiver. The port status and control register (PORTSCR) determines the actual physical interface used. Table 19 summarizes the supported configurations for the USB module.

| External USB Port         | Software Settings                    |
|---------------------------|--------------------------------------|
| Device Controller, Serial | USBMODE[CM] = 10<br>PORTSC[PTS] = 11 |
| Device Controller, ULPI   | USBMODE[CM] = 10<br>PORTSC[PTS] = 10 |
| Host Controller, Serial   | USBMODE[CM] = 11<br>PORTSC[PTS] = 11 |
| Host Controller, ULPI     | USBMODE[CM] = 11<br>PORTSC[PTS] = 10 |

Table 19. USB External Port Configurations



Table 20 summarizes the universal serial bus pins. If the USB module is not used, it can be disabled. In addition, if the signals are not used for another function, it is possible to configure the GPIO2[0–11, 22, 23] pins to GPIO output mode and leave them open (floating).

| ical | Signal                               | Pin  | 377E | 378E | 379E | Conne     | ction                       | Pin Fund                  | Pin Functionality <sup>1</sup> |  |  |
|------|--------------------------------------|------|------|------|------|-----------|-----------------------------|---------------------------|--------------------------------|--|--|
| Crit | Signal                               | Туре | MPC8 | MPC8 | MPC8 | If Used   | lf Not<br>Used <sup>2</sup> | PORTSCR[PTS] = 10<br>ULPI | PORTSCR[PTS] = 11<br>Serial    |  |  |
|      | USBDR_D0_ENABLEN/<br>GPIO2[0]        | I/O  | Х    | Х    | Х    | As needed | Open                        | USBDR_D0                  | USBDR_ENABLEN                  |  |  |
|      | USBDR_D1_SER_TXD/<br>GPIO2[1]        | I/O  | Х    | Х    | Х    | As needed | Open                        | USBDR_D1                  | USBDR_SER_TXD                  |  |  |
|      | USBDR_D2_VMO_SE0/<br>GPIO2[2]        | I/O  | х    | Х    | Х    | As needed | Open                        | USBDR_D2                  | USBDR_VMO_SE0                  |  |  |
|      | USBDR_D3_SPEED/<br>GPIO2[3]          | I/O  | Х    | Х    | Х    | As needed | Open                        | USBDR_D3                  | USBDR_SPEED                    |  |  |
|      | USBDR_D4_DP/<br>GPIO2[4]             | I/O  | Х    | Х    | Х    | As needed | Open                        | USBDR_D4                  | USBDR_DP                       |  |  |
|      | USBDR_D5_DM/<br>GPIO2[5]             | I/O  | х    | Х    | Х    | As needed | Open                        | USBDR_D5                  | USBDR_DM                       |  |  |
|      | USBDR_D6_SER_RCV/<br>GPIO2[6]        | I/O  | х    | Х    | Х    | As needed | Open                        | USBDR_D6                  | USBDR_SER_RCV                  |  |  |
|      | USBDR_D7_DRVVBUS/<br>GPIO2[7]        | I/O  | Х    | Х    | Х    | As needed | Open                        | USBDR_D7                  | USBDR_DRVVBUS                  |  |  |
|      | USBDR_SESS_VLD_NXT/<br>GPIO2[8]      | I    | Х    | Х    | Х    | As needed | Open                        | USBDR_NXT                 | USBDR_SESS_VLD                 |  |  |
|      | USBDR_DIR_DPPULLUP/<br>GPIO2[9]      | I/O  | Х    | Х    | Х    | As needed | Open                        | USBDR_DIR                 | USBDR_DIR_PULLUP               |  |  |
| Х    | USBDR_STP_SUSPEND <sup>3</sup>       | 0    | х    | Х    | Х    | As needed | Open                        | USBDR_STP                 | USBDR_SUSPEND                  |  |  |
|      | USBDR_PWRFAULT/<br>GPIO2[10]/SD_DAT1 | I    | Х    | Х    | Х    | As needed | Open                        | USBDR_PWRFAULT            | USBDR_PWRFAULT                 |  |  |
|      | USBDR_PCTL0/<br>GPIO2[11]/SD_DAT2    | 0    | Х    | Х    | Х    | As needed | Open                        | USBDR_PCTL0               | USBDR_PCTL0                    |  |  |
|      | USBDR_PCTL1/<br>GPIO2[22]/SD_DAT3    | 0    | Х    | Х    | Х    | As needed | Open                        | USBDR_PCTL1               | USBDR_PCTL1                    |  |  |
|      | USBDR_CLK/<br>GPIO2[23]              | I    | Х    | Х    | Х    | As needed | Open                        | USBDR_CLK                 | USBDR_CLK                      |  |  |

#### Table 20. Universal Serial Bus Pin Listing

Note:

<sup>1</sup> Use SICRL[USB\_A] = 01 and SICRL[USB\_B] = 01 to select USB pin functionality.

<sup>2</sup> If the USB module is not used and the pins are left open, they must be configured to GPIO output mode.

<sup>3</sup> The USBDR\_STP\_SUSPEND pin must not be pulled down during PORESET.

PowerQUICC Design Checklist, Rev. 5



# 6.6 Integrated Programmable Interrupt Controller (IPIC)

The integrated programmable interrupt controller (IPIC) provides interrupt management for receiving hardware-generated interrupts from internal and external sources. It also prioritizes and delivers the interrupts to the CPU for servicing.

The  $\overline{IRQ}$  lines are multiplexed with signals from GPIO2, CKSTOP\_IN, and CKSTOP\_OUT interface pins. The configuration of each  $\overline{IRQ}$  pin is programmed using the system I/O configuration high register (SICRH).

Table 21 summarizes the programmable interrupt controller pins.

| ical | Signal                                  | Pin  | 3377E       | 3378E       | 3379E | Conne                                                                            | ection                           | Notes                                                                              |  |
|------|-----------------------------------------|------|-------------|-------------|-------|----------------------------------------------------------------------------------|----------------------------------|------------------------------------------------------------------------------------|--|
| Crit | Signal                                  | Туре | <b>MPC8</b> | <b>MPC8</b> | MPC8  | If Used                                                                          | If Not Used                      | Notes                                                                              |  |
|      |                                         |      |             |             | Prog  | grammable Inte                                                                   | errupt Control                   | ler                                                                                |  |
|      | MCP_OUT                                 | 0    | х           | Х           | х     | As needed +<br>2 k–10 kΩ<br>to OV <sub>DD</sub>                                  | 2 k–10 kΩ to<br>OV <sub>DD</sub> | Open drain signal                                                                  |  |
|      | IRQ[0]/<br>MCP_IN/<br>GPIO2[12]         | I/O  | x           | x           | X     | GPIO:<br>As needed<br>Others:<br>As needed +<br>2 k–10 kΩ                        | 2 k–10 kΩ to<br>OV <sub>DD</sub> | Pin functionality determined by SICRH[GPIO2_A] bit setting.                        |  |
|      |                                         |      |             |             |       | to OV <sub>DD</sub>                                                              |                                  |                                                                                    |  |
|      | IRQ[1:3]/<br>GPIO2[13:15]               | 1/0  | x           | x           | X     | GPIO:<br>As needed<br>Others:<br>As needed +<br>2 k–10 kΩ<br>to OV <sub>DD</sub> | 2 k–10 kΩto<br>OV <sub>DD</sub>  | Pin functionality determined by<br>SICRH[GPIO2_B:GPIO2_C:GPIO2_D] bit<br>settings. |  |
|      | IRQ[4]/<br>GPIO2[16]/<br>SD_WP          | I/O  | х           | Х           | X     | GPIO:<br>As needed<br>Others:<br>As needed +<br>2 k-10 kΩ<br>to OV <sub>DD</sub> | 2 k–10 kΩ to<br>OV <sub>DD</sub> | Pin functionality determined by SICRH[GPIO2_E] bit settings.                       |  |
|      | IRQ[5]/<br>GPIO2[17]/<br>USBDR_PWRFAULT | I/O  | X           | Х           | х     | GPIO:<br>As needed<br>Others:<br>As needed +<br>2 k-10 kΩ<br>to OV <sub>DD</sub> | 2 k–10 kΩ to<br>OV <sub>DD</sub> | Pin functionality determined by<br>SICRH[GPIO2_F] bit settings.                    |  |

#### Table 21. Programmable Interrupt Controller Pin Listing



| ical | Signal                              | Pin  | 377E        | 378E        | 379E        | Conne                                                                           | ection                           | Notes                                                           |
|------|-------------------------------------|------|-------------|-------------|-------------|---------------------------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------|
| Crit | Signal                              | Туре | <b>MPC8</b> | <b>MPC8</b> | <b>MPC8</b> | If Used                                                                         | If Not Used                      | NOICS                                                           |
|      | IRQ[6]/<br>GPIO2[18]/<br>CKSTOP_OUT | I/O  | Х           | Х           | x           | GPIO:<br>As needed<br>Others:<br>As needed +<br>2k-10k Ω<br>to OV <sub>DD</sub> | 2 k–10 kΩ to<br>OV <sub>DD</sub> | Pin functionality determined by<br>SICRH[GPIO2_G] bit settings. |
|      | IRQ[7]/<br>GPIO2[19]/<br>CKSTOP_IN  | I/O  | х           | х           | x           | GPIO:<br>As needed<br>Others:<br>As needed +<br>2k–10k Ω<br>to OV <sub>DD</sub> | 2 k–10 kΩ to<br>OV <sub>DD</sub> | Pin functionality determined by<br>SICRH[GPIO2_H] bit settings. |

Table 21. Programmable Interrupt Controller Pin Listing (continued)

### 6.7 Dual Enhanced Three-Speed Ethernet Controllers (eTSEC)

The enhanced three-speed Ethernet controller (eTSEC) supports 10, 100, and 1 Gbps Ethernet/802.3 networks. The complete eTSEC is designed for single MAC applications with several standard MAC-PHY interfaces to connect to an external Ethernet transceiver:

- IEEE Std. 802.3™, 802.3u<sup>™</sup>, 802.3x<sup>™</sup>, 802.3z<sup>™</sup>, 802.3a<sup>™</sup>c, 802.3ac<sup>™</sup>-compliant
- Support for different Ethernet physical interfaces
  - 1000 Mbps IEEE 802.3 RGMII, 802.3z RTBI, full-duplex
  - 10/100 Mbps IEEE 802.3 MII full and half-duplex
  - Support for SGMII 4-wire differential signaling (only MPC8378E)

Two eTSECs can be independently configured to support any one of these interfaces. The reset configuration word high controls the hardware configuration of the two eTSEC MAC-PHY interfaces. RCWHR[TSEC1M] and RCWHR[TSEC2M] are used to configure eTSEC1 and eTSEC2, respectively, in MII, RMII, RGMII, RTBI, or SGMII mode. The MACCFG2[I/F Mode] bits select between an MII or GMII interface.

Table 22 shows the pin usage and software configuration for each particular MAC-PHY mode. eTSEC interface pins not used in a particular MAC-PHY mode can be used as GPIO by setting the appropriate bits in the SICRH register.

| Signal        | MII | RMII | RGMII         | RTBI          |
|---------------|-----|------|---------------|---------------|
| EC_GTX_CLK125 | —   | —    | 125 MHz clock | 125 MHz clock |
| TSECn_COL     | COL | —    | _             | _             |

#### Table 22. eTSEC MAC-PHY Modes



|                        |                              |                                 | · · ·                        |                                 |
|------------------------|------------------------------|---------------------------------|------------------------------|---------------------------------|
| Signal                 | MII                          | RMII                            | RGMII                        | RTBI                            |
| TSECn_CRS              | CRS                          | _                               | _                            | _                               |
| TSECn_GTX_CLK          | —                            | —                               | GTX_CLK                      | GTX_CLK                         |
| TSECn_RX_CLK           | RX_CLK                       | _                               | RX_CLK                       | RX_CLK                          |
| TSECn_RX_DV            | RX_DV                        | CRS_DV                          | RX_DV<br>(rising RX_CLK)     | RCG[4]<br>(rising RX_CLK)       |
|                        |                              |                                 | RX_ER<br>(falling RX_CLK)    | RCG[9]<br>(falling RX_CLK)      |
| TSECn_RX_ER            | RX_ER                        | RX_ER                           | —                            | —                               |
| TSECn_RXD[3:0]         | RxD[3:0]                     | RxD[1:0]                        | RxD[3:0]<br>(rising RX_CLK)  | RCG[3:0]<br>(rising RX_CLK)     |
|                        |                              |                                 | RxD[7:4]<br>(falling RX_CLK) | RCG[8:5]<br>(falling RX_CLK)    |
| TSECn_TX_CLK           | TX_CLK                       | REF_CLK                         | —                            | —                               |
| TSECn_TXD[3:0]         | TxD[3:0]                     | TxD[1:0]                        | TxD[3:0]<br>(rising TX_CLK)  | TCG[3:0]<br>(rising TX_CLK)     |
|                        |                              |                                 | TxD[7:4]<br>(falling TX_CLK) | TCG[8:5]<br>(falling TX_CLK)    |
| TSEC <i>n</i> _TX_EN   | TX_EN                        | TX_EN                           | TX_EN<br>(rising TX_CLK)     | TCG[4]<br>(rising TX_CLK)       |
|                        |                              |                                 | TX_ER<br>(falling TX_CLK)    | TCG[9]<br>(falling TX_CLK)      |
| TSECn_TX_ER            | TX_ER                        | —                               | —                            | —                               |
| Software configuration | RCWHR[TSEC <i>n</i> M] = 000 | RCWHR[TSEC <i>n</i> M] =<br>001 | RCWHR[TSEC <i>n</i> M] = 011 | RCWHR[TSEC <i>n</i> M] =<br>101 |
|                        | MACCFG2[I/F Mode] =<br>01    | MACCFG2[I/F Mode] =<br>01       | MACCFG2[I/F Mode] =<br>10    | MACCFG2[I/F Mode] =<br>10       |

#### Table 22. eTSEC MAC-PHY Modes (continued)

**Note:** Pin muxing is not shown for the signals in this table. Refer to Table 23 for pin muxing.



Some eTSEC1 interface pins are multiplexed with GPIO2 pins; some eTSEC2 interface pins are multiplexed with GPIO1 pins. Each eTSEC pin is programmed using the system I/O configuration register high (SICRH) register.

Table 23 shows the eTSEC pin listing and implementation notes.

| tical                                      | Signal                           | Pin  | 3377E | 3378E | 3379E | Conn                                             | ection                            | Notes                                                                                                                                                                                |  |  |  |  |  |
|--------------------------------------------|----------------------------------|------|-------|-------|-------|--------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Crit                                       | o.g                              | Туре | MPC8  | MPC8  | MPC8  | If Used                                          | If Not Used                       |                                                                                                                                                                                      |  |  |  |  |  |
|                                            |                                  |      |       | I     | Ethe  | rnet Managen                                     | nent                              |                                                                                                                                                                                      |  |  |  |  |  |
|                                            | EC_MDC/<br>CFG_CLKIN_DIV         | 0    | Х     | Х     | Х     | As needed                                        | Open                              | _                                                                                                                                                                                    |  |  |  |  |  |
|                                            | EC_MDIO                          | I/O  | Х     | Х     | Х     | As needed +<br>2 k–10 kΩ to<br>LV <sub>DD1</sub> | 2 k–10 kΩ to<br>LV <sub>DD1</sub> | _                                                                                                                                                                                    |  |  |  |  |  |
|                                            | Gigabit Ethernet Reference Clock |      |       |       |       |                                                  |                                   |                                                                                                                                                                                      |  |  |  |  |  |
|                                            | EC_GTX_CLK125                    | I    | Х     | Х     | Х     | 125 MHz<br>clock                                 | 1 kΩ to GND                       | A 125 MHz reference clock should be supplied if either eTSEC is being used in RGMII or RTBI modes.                                                                                   |  |  |  |  |  |
| Enhanced Three-Speed Ethernet Controller 1 |                                  |      |       |       |       |                                                  |                                   |                                                                                                                                                                                      |  |  |  |  |  |
|                                            | TSEC1_COL/<br>GPIO2[20]          | I/O  | Х     | Х     | Х     | As needed                                        | As needed                         | Pin functionality determined by SICRH[TSEC1_A] bit setting.                                                                                                                          |  |  |  |  |  |
|                                            | TSEC1_CRS/<br>GPIO2[21]          | I/O  | Х     | Х     | Х     | As needed                                        | 2 k–10 kΩ to<br>LV <sub>DD</sub>  | Pin functionality determined by SICRH[TSEC1_B] bit setting.                                                                                                                          |  |  |  |  |  |
|                                            | TSEC1_GTX_CLK                    | 0    | Х     | Х     | x     | As needed                                        | Open                              | Actively driven during PORESET and<br>HRESET.<br>RGMII/RTBI mode: PC board trace<br>should be routed such that an<br>additional trace delay of greater than<br>1.5 ns will be added. |  |  |  |  |  |
|                                            | TSEC1_RX_CLK                     | I    | Х     | Х     | X     | As needed                                        | 1 kΩ to GND                       | RGMII/RTBI mode: PC board trace<br>should be routed so that an additional<br>trace delay of greater than 1.5 ns is<br>added to received clock signal as<br>compared to data signals. |  |  |  |  |  |
|                                            | TSEC1_RX_DV                      | I    | Х     | Х     | Х     | As needed                                        | 1 k $\Omega$ to GND               | —                                                                                                                                                                                    |  |  |  |  |  |
|                                            | TSEC1_RX_ER/<br>GPIO2[25]        | I/O  | Х     | Х     | Х     | As needed                                        | 2 k–10 kΩ to<br>LV <sub>DD</sub>  | Pin functionality determined by SICRH[TSEC1_A] bit setting.                                                                                                                          |  |  |  |  |  |
|                                            | TSEC1_RXD[3:0]                   | Ι    | Х     | Х     | Х     | As needed                                        | 1 k $\Omega$ to GND               | —                                                                                                                                                                                    |  |  |  |  |  |
|                                            | TSEC1_TX_CLK                     | Ι    | Х     | Х     | Х     | As needed                                        | 1 k $\Omega$ to GND               | —                                                                                                                                                                                    |  |  |  |  |  |



| tical | Signal                                                | Pin  | 3377E | 3378E | 3379E | Conn      | ection                           | Notes                                                                                                                                                                                                                                                          |  |  |  |  |  |
|-------|-------------------------------------------------------|------|-------|-------|-------|-----------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Crit  | o.g                                                   | Туре | MPC8  | MPC8  | MPC   | If Used   | If Not Used                      |                                                                                                                                                                                                                                                                |  |  |  |  |  |
|       | TSEC1_TXD[3:0]/<br>CFG_RESET_SOURCE[3:0]              | 0    | х     | Х     | х     | As needed | Open                             | Refer to Table 10 for<br>CFG_RESET_SOURCE[3:0]<br>requirements                                                                                                                                                                                                 |  |  |  |  |  |
|       | TSEC1_TX_EN                                           | 0    | х     | Х     | х     | As needed | Open                             | —                                                                                                                                                                                                                                                              |  |  |  |  |  |
|       | TSEC1_TX_ER/<br>CFG_LBMUX                             | I/O  | x     | X     | x     | As needed | 2 k–10 kΩ to<br>LV <sub>DD</sub> | If this pin is configured as<br>TSEC1_TX_ER and TSEC1 is in<br>RGMII/RTBI/RMII mode, then this<br>signal is driven as an output to 0 and<br>can be left unconnected.<br>If CFG_LBMUX needs to be set, then a<br>control circuit may need to be<br>implemented. |  |  |  |  |  |
|       | Enhanced Three-Speed Ethernet Controller 2            |      |       |       |       |           |                                  |                                                                                                                                                                                                                                                                |  |  |  |  |  |
|       | TSEC2_COL/<br>TSEC1_TMR_TRIG1/<br>GPIO1[21]           | I/O  | х     | Х     | х     | As needed | 2 k–10 kΩ to<br>LV <sub>DD</sub> | Pin functionality determined by SICRH[TSEC2_A] bit setting.                                                                                                                                                                                                    |  |  |  |  |  |
|       | TSEC2_CRS/<br>TSEC1_TMR_TRIG2/<br>GPIO1[22]           | I/O  | х     | Х     | х     | As needed | 2 k–10 kΩ to<br>LV <sub>DD</sub> | Pin functionality determined by SICRH[TSEC2_B] bit setting.                                                                                                                                                                                                    |  |  |  |  |  |
|       | TSEC2_GTX_CLK                                         | 0    | x     | х     | X     | As needed | Open                             | RGMII/RTBI mode: PC board trace<br>should be routed so that an additional<br>trace delay of greater than 1.5 ns is<br>added.                                                                                                                                   |  |  |  |  |  |
|       | TSEC2_RX_CLK/<br>TSEC1_TMR_CLK                        | I    | X     | X     | x     | As needed | 1 kΩ to GND                      | RGMII/RTBI mode: PC board trace<br>should be routed so that an additional<br>trace delay of greater than 1.5 ns is<br>added to received clock signal as<br>compared to data signals.                                                                           |  |  |  |  |  |
|       | TSEC2_RX_DV/<br>GPIO1[23]                             | I/O  | Х     | Х     | Х     | As needed | Open                             | Pin functionality determined by SICRH[TSEC2_C] bit setting.                                                                                                                                                                                                    |  |  |  |  |  |
|       | TSEC2_RXD[3:0]/<br>GPIO1[16:13]                       | I/O  | Х     | Х     | Х     | As needed | Open                             | _                                                                                                                                                                                                                                                              |  |  |  |  |  |
|       | TSEC2_RX_ER/<br>GPIO1[25]                             | I/O  | Х     | Х     | Х     | As needed | Open                             | Pin functionality determined by SICRH[TSEC2_A] bit setting.                                                                                                                                                                                                    |  |  |  |  |  |
|       | TSEC2_TXD[3:2]/<br>TSEC1_TMR_PP[3:2]/<br>GPIO1[17:18] | I/O  | X     | Х     | X     | As needed | Open                             | Pin functionality determined by SICRH[TSEC2_D] bit setting.                                                                                                                                                                                                    |  |  |  |  |  |
|       | TSEC2_TXD[1]/<br>TSEC1_TMR_PP1/<br>GPIO1[19]          | I/O  | Х     | Х     | Х     | As needed | Open                             | Pin functionality determined by SICRH[TSEC2_C] bit setting.                                                                                                                                                                                                    |  |  |  |  |  |



| ical | Signal                                         | Pin  | 377E | 378E | 3378E<br>3379E | Conn      | ection      | Notos                                                       |
|------|------------------------------------------------|------|------|------|----------------|-----------|-------------|-------------------------------------------------------------|
| Crit | Signal                                         | Туре | MPC8 | MPC8 | MPC8           | If Used   | If Not Used | Notes                                                       |
|      | TSEC2_TXD[0]/<br>GPIO1[20]                     | I/O  | Х    | Х    | Х              | As needed | Open        | Pin functionality determined by SICRH[TSEC2_C] bit setting. |
|      | TSEC2_TX_EN/<br>TSEC1_TMR_ALARM2/<br>GPIO1[12] | I/O  | Х    | Х    | х              | As needed | Open        | Pin functionality determined by SICRH[TSEC2_C] bit setting. |
|      | TSEC2_TX_CLK/<br>TSEC1_TMR_GCLK/<br>GPIO2[24]  | I/O  | Х    | Х    | Х              | As needed | 1 kΩ to GND | Pin functionality determined by SICRH[TSEC2_E] bit setting. |

Table 23. Enhanced Three-Speed Ethernet Controller Pin Listing (continued)

### 6.8 IEEE Std 1588<sup>™</sup> Timer

The eTSEC includes a timer clock module to support the IEEE 1588 timer standard for a precision clock synchronization protocol for networked measurement and control systems. The MPC837*x* provides a hardware assisted implementation in which timestamps are generated at the physical level.

Table 24 shows the IEEE 1588 timer pin listing and implementation notes.

| ical | Signal                                                | Pin  | 377E | 3378E | 3379E | Conn      | ection              | Notes                                                   |
|------|-------------------------------------------------------|------|------|-------|-------|-----------|---------------------|---------------------------------------------------------|
| Crit | oignai                                                | Туре | MPC8 | MPC8  | MPC8  | lf Used   | If Not Used         | Notes                                                   |
|      | TSEC1_TMR_CLK/<br>TSEC2_RX_CLK                        | I    | Х    | Х     | Х     | As needed | 1 kΩ to GND         | Pin functionality determined by SICRH[TMR] bit setting. |
|      | TSEC1_TMR_TRIG1/<br>TSEC2_COL/<br>GPIO1[21]           | I    | х    | х     | Х     | As needed | 1 k $\Omega$ to GND | Pin functionality determined by SICRH[TMR] bit setting. |
|      | TSEC1_TMR_TRIG2/<br>TSEC2_CRS/<br>GPIO1[22]           | I    | х    | х     | Х     | As needed | 1 kΩ to GND         | Pin functionality determined by SICRH[TMR] bit setting. |
|      | TSEC1_TMR_PP[3:1]/<br>TSEC2_TXD[3:1]/<br>GPIO1[17:19] | 0    | х    | х     | Х     | As needed | Open                | Pin functionality determined by SICRH[TMR] bit setting. |
|      | TSEC1_TMR_GCLK/<br>TSEC2_TX_CLK/<br>GPIO2[24]         | 0    | X    | X     | Х     | As needed | Open                | Pin functionality determined by SICRH[TMR] bit setting. |

Table 24. IEEE 1588 Timer Pin Listing



| ical | Signal                                         | Pin  | 377E | 378E | 379E | Conn      | ection      | Notes                                                   |  |
|------|------------------------------------------------|------|------|------|------|-----------|-------------|---------------------------------------------------------|--|
| Crit | olghui                                         | Туре | MPC8 | MPC8 | MPC8 | If Used   | If Not Used | Notes                                                   |  |
|      | TSEC1_TMR_ALARM1/<br>TSEC2_TX_ER/<br>GPIO1[24] | 0    | Х    | Х    | Х    | As needed | Open        | Pin functionality determined by SICRH[TMR] bit setting. |  |
|      | TSEC1_TMR_ALARM2/<br>TSEC2_TX_EN/<br>GPIO1[12] | 0    | Х    | Х    | Х    | As needed | Open        | Pin functionality determined by SICRH[TMR] bit setting. |  |

Table 24. IEEE 1588 Timer Pin Listing

## 6.9 SerDes (SGMII, SATA, PCI Express®)

The SerDes PHY block supports the following modes of operation:

- SerDes1
  - Two lanes running ×1 SGMII at 1.25 Gbps (MPC8378 only)
  - Two lanes running ×1 SATA at 1.5 or 3.0 Gbps (MPC8377 and MPC8379 only)
- SerDes2
  - Two lanes running ×1 PCI Express at 2.5 Gbps (MPC8377 and MPC8378 only)
  - One lane running ×2 PCI Express at 2.5 Gbps (MPC8377 and MPC8378 only)
  - Two lanes running 1×SATA at 1.5 or 3.0 Gbps (MPC8377 and MPC8379 only)

Table 25 shows the SerDes pin listing and implementation notes.

Table 25. SerDes Pin Listing

| ical | Signal           | Pin  | 377E | 378E | 379E        | Conn                                                                 | ection                             | Notos                                                                                                                                                                                  |  |
|------|------------------|------|------|------|-------------|----------------------------------------------------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Crit | Signal           | Туре | MPC8 | MPC8 | <b>MPC8</b> | If Used                                                              | If Not Used                        | . INDIES                                                                                                                                                                               |  |
|      | L1_SD_IMP_CAL_RX | I    | х    | х    | Х           | Connect a 200 Ω, 1%<br>tolerance resistor to<br>XCOREV <sub>SS</sub> |                                    | Receiver impedance control                                                                                                                                                             |  |
|      | L1_SD_IMP_CAL_TX | I    | х    | х    | Х           | Connect a 100 Ω, 1%<br>tolerance resistor to<br>XPADV <sub>SS</sub>  |                                    | Transmitter impedance control                                                                                                                                                          |  |
|      | L1_SD_REF_CLK    | I    | x    | x    | Х           | As needed                                                            | Connect to<br>XCOREV <sub>SS</sub> | Differential reference clock <ul> <li>SATA: Reference frequency</li> <li>100/125/150 MHz for 1.5 Gbps</li> <li>SGMII: Reference frequency</li> <li>100/125 MHz for 3.0 Gbps</li> </ul> |  |



| ical | Signal                                                   | Pin  | 377E | 378E | 379E | Conn                                                                 | ection                                       | Notos                                                                                                                                                                                   |
|------|----------------------------------------------------------|------|------|------|------|----------------------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Crit | Signal                                                   | Туре | MPC8 | MPC8 | MPC8 | If Used                                                              | If Not Used                                  | Notes                                                                                                                                                                                   |
|      | L1_SD_RXA_N<br>L1_SD_RXA_P<br>L1_SD_RXE_N<br>L1_SD_RXE_P | I    | х    | х    | Х    | As needed                                                            | Connect to<br>XCOREV <sub>SS</sub>           | Differential receiver input                                                                                                                                                             |
|      | L1_SD_TXA_N<br>L1_SD_TXA_P<br>L1_SD_TXE_N<br>L1_SD_TXE_P | 0    | х    | х    | Х    | As needed                                                            | Open                                         | Differential transmitter output                                                                                                                                                         |
|      | L2_SD_IMP_CAL_RX                                         | I    | х    | х    | Х    | Connect a 200 Ω, 1%<br>tolerance resistor to<br>XCOREV <sub>SS</sub> |                                              | Receiver impedance calibration.<br>Calibration resistors are recommended. To<br>use nominal values only, sd_imp_cal_rx<br>input may be tied directly to the xcorevdd.                   |
|      | L2_SD_IMP_CAL_TX                                         | I    | х    | х    | Х    | Connect a<br>tolerance<br>XPA                                        | 100 Ω, 1%<br>resistor to<br>DV <sub>SS</sub> | Transmitter impedance calibration.<br>Calibration resistors are recommended. To<br>use nominal values only, sd_imp_cal_tx<br>input may be tied directly to the xpadvdd.                 |
|      | L2_SD_REF_CLK                                            | I    | х    | х    | х    | As needed                                                            | Connect to<br>XCOREV <sub>SS</sub>           | <ul> <li>Differential reference clock</li> <li>PCI-Express: Reference frequency<br/>100 MHz for 2.5 Gbps</li> <li>SATA: Reference frequency<br/>100/125/150 MHz for 1.5 Gbps</li> </ul> |
|      | L2_SD_RXA_N<br>L2_SD_RXA_P<br>L2_SD_RXE_N<br>L2_SD_RXE_P | I    | x    | x    | Х    | As needed                                                            | Connect to<br>XCOREV <sub>SS</sub>           | Differential receiver input                                                                                                                                                             |
|      | L2_SD_TXA_N<br>L2_SD_TXA_P<br>L2_SD_TXE_N<br>L2_SD_TXE_P | 0    | Х    | Х    | Х    | As needed                                                            | Open                                         | Differential transmitter output                                                                                                                                                         |

### Table 25. SerDes Pin Listing (continued)







Figure 12. Connection Diagram for Impedance Calibration Pins

### 6.10 SATA Controller

The SATA controller has the following features:

- Fully compliant with Serial ATA Specification, Revision 2.5
- Support for both speeds: 1.5 Gbps (first generation SATA) and 3 Gbps (second generation SATA)
- A high-speed descriptor-based DMA controller
- Native command queuing (NCQ) commands
- Port multiplier operation
- Hot plug, including asynchronous signal recovery

Refer to Table 25 for SerDes pins for the SATA interface. SerDes pins are shared between SATA, PCI Express, and SGMII.



### 6.10.1 SATA Board Layout Guidelines

Figure 13 illustrates the recommended SATA board layout.



The recommendations for the SATA board layout are as follows:

- The general differential routing guidelines for SATA are the same as those given for PCI Express (see Section 6.11.1, "PCI Express Layout Guidelines"). However, the following points should be noted:
  - The SATA signal should only be routed in the inner layer as a strip line. It should be a controlled impedance line with the differential impedance of  $100 \Omega$ .
  - Only two vias should be used, one to enter the stripline from the BGA pad and the other to exit near the capacitor.
  - The AC coupling capacitors on the Tx and Rx lines for SATA should be of 10 nF. Use 0402 or smaller size and place the AC coupling capacitors close to the SATA connector to avoid layer switching between the cap and the SATA connector.
  - The maximum routing length from the MPC837x BGA pin to SATA connector should be less than 2 inches.
  - Length mismatch between the  $Ln_SD_TX[0:1]$  and  $\overline{Ln_SD_TX[0:1]}$  signals should not exceed 5 mils. A similar condition holds true for the L1\_SD\_RX[0:1] and L1\_SD\_RX[0:1] signals.
  - Route the traces as straight as possible with minimum bends and avoid using serpentine for matching lengths. Length matching between the Tx pair and Rx pair is not mandatory.
- All SATA connectors and cables should be SATA compliant. Refer to Chapter 6 of *Serial ATA Specification, Revision 2.5.*

### 6.11 PCI Express Controller

This section details the PCI Express controller layout guidelines. Refer to Table 25 for SerDes pins for the PCI Express interface. SerDes pins are shared between SATA, PCI Express, and SGMII.



### 6.11.1 PCI Express Layout Guidelines

The PCI Express layout guidelines are as follows:

- Recommended microstrip trace routing guidelines
  - Single ended:  $50 \Omega \pm 15\%$
  - Differential:  $100 \Omega \pm 15\%$
- Recommended stripline trace routing guidelines
  - Single ended: 50  $\Omega \pm 15\%$
  - Differential:  $100 \Omega \pm 15\%$
- Recommended length matching intra-pair: Maximum 5 mil delta, matching maintained segment to segment, and matching at point of discontinuity. However, avoid tight bends.
- Recommended length matching inter-pair: Recommended to keep differences within 3 inches to minimize latency.
- Recommended for all differential signal pairs: Maintain greater than equal of 20 mil trace edge to plane edge gap.
- GND referenced signals is recommended.
- Use GND stitching vias by signal layer vias for layer changes.
- Do not route over plane splits or voids. Allow no more than a half trace width routed over via antipad.
- Via usage: Limit via usage to four vias per TX trace and two vias per RX trace (six vias total, entire path).
- Bends: Match left/right turn bends whenever possible. No 90-degree bends or tight bend structures.
- The reference clock signal pair should maintain the same reference plane for the entire routed length and should not cross any plane splits (breaks in the reference plane).
- A minimum separation from the reference clock and other traces should be maintained. Assuming a trace width of "w," no other trace or signal should be allowed within "3w."
- The reference clock signal pair routing length should be minimized.
- The reference clock signal pair via count should be minimized. As a rule of thumb, via count should not exceed four.
- Reference clock terminating components should be placed as close as possible to their respective devices, ideally within 100 mils of the clock/receiver component pin.
- Match all segment lengths between differential pairs along the entire length of the pair.
- Maintain constant line impedance along the routing path by keeping the same line width and line separation.
- Avoid routing differential pairs adjacent to noisy signal lines or high speed switching devices, such as clock chips.
- Keep clock lines adequately separated from I/O lines.
- Recommend that PCI Express Reference clocks have length matching to within 25 mils.
- Unused PCI Express clock outputs (unpopulated down devices or unpopulated add-in card connectors) should be disabled to limit EMI radiations and possible signal reflections.



- Decoupling capacitors: Several PCB-mounted 0.1 to 1.0 µF capacitors should be placed near the PCI Express silicon on the sides of the package to which the PCI Express I/O buffers connect.
- AC coupling capacitors:
  - Do not use capacitor-packs (C-packs) for PCI Express AC coupling capacitor purpose.
  - The same package size and value of capacitor should be used for each signal in a differential pair.
  - Locate capacitors for coupled traces in a differential pair at the same location along the differential traces. Place them as close to each other as possible, as allowed by DFM rules.
  - The breakout into and out of the capacitor mounting pads should be symmetrical for both signal lines in a differential pair.
- Test points and probing structures should not introduce stubs on the differential pairs.

# 6.12 Enhanced Secure Digital Host Controller

The enhanced SD host controller (eSDHC) provides an interface between the host system and SD/SDIO/MMC cards. The eSDHC supports the following modes for data transfer:

- SD 1-bit
- SD 4-bit
- MMC 1-bit
- MMC 4-bit
- Full-speed mode up to 25 MHz or high-speed mode up to 50 MHz

Table 26 lists the proper connections for the eSDHC pins.

| ical | Signal                     | Pin  | 377E | 378E | 379E        | Conn                                                                                                   | ection                                | Notes                                                                                                                                         |
|------|----------------------------|------|------|------|-------------|--------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Crit | Jighai                     | Туре | MPC8 | MPC8 | <b>MPC8</b> | If Used                                                                                                | If Not Used                           | Notes                                                                                                                                         |
|      | SD_CLK/<br>SPICLK          | 0    | x    | X    | х           | $33 \Omega$ serial resistor<br>must be provided for<br>SD_CLK and placed<br>close to MPC837x<br>device | Open                                  | If pin is configured as SPI, it should be pulled up<br>if not used (see Table 32). Pin functionality<br>determined by SICRH[SPI] bit setting. |
|      | SD_CMD/<br>SPIMOSI         | I/O  | х    | Х    | х           | As needed                                                                                              | 2 k–10 k $\Omega$ to OV <sub>DD</sub> | Pull up as required by the <i>SD Specification, Version 2.00</i>                                                                              |
|      | SD_DAT[3:0] <sup>1</sup>   | I/O  | x    | х    | х           | As needed + pull up                                                                                    | 2 k–10 k $\Omega$ to OV <sub>DD</sub> | Pin functionality determined by SICRL[USB_B]<br>bit setting. Pull up as required by the <i>SD</i><br><i>Specification, Version 2.00.</i>      |
|      | SD_CD/<br>SPISEL           | I    | х    | Х    | х           | As needed                                                                                              | Connect to GND                        | _                                                                                                                                             |
|      | SD_WP/<br>IRQ[4]/GPIO2[16] | I    | Х    | Х    | Х           | As needed                                                                                              | Connect to GND                        | Pin functionality determined by SICRH[GPIO2_E] bit setting.                                                                                   |

### Table 26. eSDHC Pin Listing



```
<sup>1</sup> SD_DAT[0]/SPIMISO, SD_DAT[1]/USBDR_PWRFAULT/GPIO2[10], SD_DAT[2]/USBDR_PCTL0/GPIO2[11], SD_DAT[3]/USBDR_PCTL1/GPIO2[22]
```

### 6.12.1 eSDHC AC Timing

The eSDHC controller within the MPC837*x* always uses the falling edge of the SD\_CLK to drive the SD\_DAT[0:3]/CMD as outputs and sample the SD\_DAT[0:3] as inputs. This behavior is true for both full-and high-speed modes.

Note that this is a non-standard implementation, as the SD card specification assumes that in high-speed mode, data will be driven at the rising edge of the clock.

Due to the MPC837x eSDHC special implementation, there are constraints regarding the clock and data signals propagation delay on the user board. The constraints are for minimum and maximum delays as well as skew between the CLK and DAT/CMD signals.

In full-speed mode, there is no need to add special delay on the data or clock signals. The user should be sure to meet the timing requirements as described further in the MPC8377E, MPC8378E, and MPC8379E hardware specifications.

If the system is designed to support both high-speed and full-speed cards, the high-speed constraints should be used. If the system is designed to operate up to 25 MHz only, full-speed mode is recommended. Additional details on meeting the delay timing for the full-speed mode output and input paths, including calculations, can be found in the MPC8377E, MPC8378E, and MPC8379E hardware specifications.

### 6.12.2 Full-Speed Mode

Table 27 lists the timing parameters that must be taken into consideration for full-speed mode. Any information in the relevant hardware specifications supersedes information in Table 27.

| Name                    | Description                      | Value (ns)     | Min/Max       | According to |
|-------------------------|----------------------------------|----------------|---------------|--------------|
| t <sub>SFSCK</sub>      | SD Clock cycle                   | 40 ns (25 MHz) | Min           | HW spec      |
| t <sub>SFSCKL</sub>     | SD Clock low time                | 15             | Min           | HW spec      |
| t <sub>CLK_DELAY</sub>  | SD clock delay on the board      | See formulas   | min-max range | calculated   |
| t <sub>DATA_DELAY</sub> | SD Data & CMD delay on the board | See formulas   | min-max range | calculated   |
| t <sub>SFSIVKH</sub>    | MPC837x Input Setup              | 5              | Min           | HW spec      |
| t <sub>SFSIXKH</sub>    | MPC837x Input Hold               | -1.65          | Min           | Measured     |
| t <sub>SFSKHOV</sub>    | MPC837 <i>x</i> output valid     | 2.85           | Max           | Measured     |
| t <sub>SFSKHOX</sub>    | MPC837x output hold              | 0              | Min           | HW spec      |
| t <sub>ISU</sub>        | SD card input setup              | 5              | Min           | SD standard  |
| t <sub>IH</sub>         | SD card input hold               | 5              | Min           | SD standard  |

Table 27. Full-Speed Mode Parameters



| Name              | Description          | Value (ns) | Min/Max | According to                           |
|-------------------|----------------------|------------|---------|----------------------------------------|
| t <sub>ODLY</sub> | SD card output valid | 14         | Max     | SD standard                            |
| t <sub>ОН</sub>   | SD card output hold  | 0          | Min     | SD standard (practical interpretation) |

| Table 27. Full-Speed Mode | Parameters | (continued) |
|---------------------------|------------|-------------|
|---------------------------|------------|-------------|

### 6.12.3 High-Speed Mode

Table 28 lists the timing parameters that must be taken into consideration for high-speed mode. Any information in the relevant hardware specifications supersedes information in Table 28.

| Name                    | Description                      | Value (ns)     | Min/Max       | According to | Notes |
|-------------------------|----------------------------------|----------------|---------------|--------------|-------|
| t <sub>SHSCK</sub>      | SD Clock cycle                   | 20 ns (50 MHz) | Min           | HW spec      | —     |
| t <sub>SHSCKL</sub>     | SD Clock low time                | 7              | Min           | HW spec      | _     |
| <sup>t</sup> CLK_DELAY  | SD clock delay on the board      | See formulas   | min-max range | calculated   | _     |
| t <sub>DATA_DELAY</sub> | SD Data & CMD delay on the board | See formulas   | min-max range | calculated   | _     |
| <sup>t</sup> sнsivкн    | MPC837x Input Setup              | 5              | Min           | HW spec      | 1     |
| t <sub>sнsixкн</sub>    | MPC837 <i>x</i> Input Hold       | -1.65          | Min           | Measured     | 1     |
| t <sub>SHSKHOV</sub>    | MPC837 <i>x</i> output valid     | 2.85           | Max           | Measured     | _     |
| t <sub>sнsкнox</sub>    | MPC837x output hold              | 0              | Min           | HW spec      | _     |
| t <sub>ISU</sub>        | SD card input setup              | 6              | Min           | SD standard  | _     |
| t <sub>IH</sub>         | SD card input hold               | 2              | Min           | SD standard  | _     |
| t <sub>ODLY</sub>       | SD card output valid             | 14             | Max           | SD standard  |       |
| t <sub>ОН</sub>         | SD card output hold              | 2.5            | Min           | SD standard  | _     |

#### Table 28. High-Speed Mode Parameters

Note:

1. In the MPC8377E, MPC8378E, and MPC8379E hardware specifications some parameters have a prefix of t<sub>FHS</sub>. This should be updated to t<sub>SHS</sub>.



# 6.13 **DUART**

Table 29 lists the DUART pins and the recommended connections.

### Table 29. Dual UART Pin Listing

| ical | Signal                                         | Pin  | 377E | 3378E | 3379E | Conn      | ection                           | Notas                                                    |
|------|------------------------------------------------|------|------|-------|-------|-----------|----------------------------------|----------------------------------------------------------|
| Crit | Jighai                                         | Туре | MPC8 | MPC8  | MPC8  | lf Used   | If Not Used                      | - Noles                                                  |
|      |                                                |      |      |       |       | Du        | al UART                          |                                                          |
|      | UART_SOUT[1:2]/<br>MSRCID[0:1]/<br>LSRCID[0:1] | 0    | x    | х     | х     | As needed | Open                             | Pin functionality determined by SICRL[UART] bit setting. |
|      | UART_SIN[1:2]/<br>MSRCID[2:3]/<br>LSRCID[2:3]  | I/O  | х    | х     | х     | As needed | 2 k–10 kΩ<br>to OV <sub>DD</sub> | Pin functionality determined by SICRL[UART] bit setting. |
|      | UART_CTS[1]/<br>MSRCID[4]/<br>LSRCID[4]        | I/O  | x    | х     | х     | As needed | 2 k–10 kΩ<br>to OV <sub>DD</sub> | Pin functionality determined by SICRL[UART] bit setting. |
|      | UART_CTS[2]/<br>MDVAL/<br>LDVAL                | I/O  | x    | X     | X     | As needed | 2 k–10 kΩ<br>to OV <sub>DD</sub> | Pin functionality determined by SICRL[UART] bit setting. |
|      | UART_RTS[1:2]                                  | 0    | Х    | Х     | Х     | As needed | Open                             | _                                                        |

# 6.14 DMA

Table 30 lists the DMA pins and the recommended connections.

Table 30. DMA Pin Listing

| ical | Signal    | Signal Pin Signal Con |      | Conne | ection | Notes     |                                  |                                                                                                                           |  |  |  |  |  |  |
|------|-----------|-----------------------|------|-------|--------|-----------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Crit | orginar   | Туре                  | MPC8 | MPC8  | MPC8   | If Used   | If Not Used                      | Notes                                                                                                                     |  |  |  |  |  |  |
|      | DMA       |                       |      |       |        |           |                                  |                                                                                                                           |  |  |  |  |  |  |
|      | DMA_DREQn | I/O                   | Х    | Х     | Х      | As needed | 2 k–10 kΩ<br>to OV <sub>DD</sub> | DMA request input. Connect a 4.7 k $\Omega$ pull-up. Pin functionality is determined by the SICRL[0–1] bit settings.      |  |  |  |  |  |  |
|      | DMA_DACKn | I/O                   | х    | х     | х      | As needed | 2 k–10 kΩ<br>to OV <sub>DD</sub> | DMA acknowledge output. Connect a 4.7 k $\Omega$ pull-up. Pin functionality is determined by the SICRL[0–1] bit settings. |  |  |  |  |  |  |
|      | DMA_DONEn | I/O                   | Х    | Х     | Х      | As needed | 2 k–10 kΩ<br>to OV <sub>DD</sub> | DMA transfer completion status signal.                                                                                    |  |  |  |  |  |  |



# 6.15 I<sup>2</sup>C Interface

Table 31 lists the  $I^2C$  pins and the recommended connections.

| ical | Signal                     | Pin  | 377E | 378E | 1379E | Conne                                           | ection                           | Notes             |  |  |  |  |  |  |
|------|----------------------------|------|------|------|-------|-------------------------------------------------|----------------------------------|-------------------|--|--|--|--|--|--|
| Crit | Jigha                      | Туре | MPC8 | MPC8 | MPC8  | If Used                                         | If Not Used                      | Notes             |  |  |  |  |  |  |
|      | I <sup>2</sup> C Interface |      |      |      |       |                                                 |                                  |                   |  |  |  |  |  |  |
|      | IIC1_SCL                   | I/O  | Х    | x    | Х     | As needed +<br>2 k–10 kΩ<br>to OV <sub>DD</sub> | 2 k–10 kΩ<br>to OV <sub>DD</sub> | Open-drain signal |  |  |  |  |  |  |
|      | IIC1_SDA                   | I/O  | х    | x    | x     | As needed +<br>2 k–10 kΩ<br>to OV <sub>DD</sub> | 2 k–10 kΩ<br>to OV <sub>DD</sub> | Open-drain signal |  |  |  |  |  |  |
|      | IIC2_SCL                   | I/O  | Х    | x    | Х     | As needed +<br>2 k–10 kΩ<br>to OV <sub>DD</sub> | 2 k–10 kΩ<br>to OV <sub>DD</sub> | Open-drain signal |  |  |  |  |  |  |
|      | IIC2_SDA                   | I/O  | х    | х    | x     | As needed +<br>2 k–10 kΩ<br>to OV <sub>DD</sub> | 2 k–10 kΩ<br>to OV <sub>DD</sub> | Open-drain signal |  |  |  |  |  |  |

### Table 31. I<sup>2</sup>C Pin Listing

### 6.16 SPI

Table 32 lists the SPI pins and the recommended connections.

Table 32. SPI Pin Listing

| ical | Signal              | Bin<br>1377E<br>1378E |      | 377E<br>378E |      | Conne                                           | ection                           | Notos                                                                                                                                                                                                             |  |  |  |  |  |  |
|------|---------------------|-----------------------|------|--------------|------|-------------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Crit | Jigha               | Туре                  | MPC8 | MPC8         | MPC8 | If Used                                         | If Not Used                      | NOICS                                                                                                                                                                                                             |  |  |  |  |  |  |
|      | SPI Interface       |                       |      |              |      |                                                 |                                  |                                                                                                                                                                                                                   |  |  |  |  |  |  |
|      | SPIMOSI/<br>SD_CMD  | I/O                   | x    | X            | X    | As needed +<br>2 k–10 kΩ<br>to OV <sub>DD</sub> | 2 k–10 kΩ<br>to OV <sub>DD</sub> | <ul> <li>Software configurable open-drain signal using<br/>SPMODE[OD] bit. Pull-up required only if<br/>configured as open drain.</li> <li>Pin functionality determined by SICRH[SPI] bit<br/>setting.</li> </ul> |  |  |  |  |  |  |
|      | SPIMISO/<br>SD_DAT0 | I/O                   | x    | x            | х    | As needed +<br>2 k–10 kΩ<br>to OV <sub>DD</sub> | 2 k–10 kΩ<br>to OV <sub>DD</sub> | <ul> <li>Software configurable open-drain signal using<br/>SPMODE[OD] bit. Pull-up required only if<br/>configured as open drain.</li> <li>Pin functionality determined by SICRH[SPI] bit<br/>setting.</li> </ul> |  |  |  |  |  |  |



**Revision History** 

| ical | Signal            | Pin  | ы<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 |      | Conne | ection                                          | Notes                            |                                                                                                                                                                                                                   |
|------|-------------------|------|--------------------------------------------------------------------------------------------------|------|-------|-------------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Crit | Olghai            | Туре | MPC8                                                                                             | MPC8 | MPC8  | If Used                                         | If Not Used                      | Notes                                                                                                                                                                                                             |
|      | SPICLK/<br>SD_CLK | I/O  | х                                                                                                | х    | х     | As needed +<br>2 k–10 kΩ<br>to OV <sub>DD</sub> | 2 k–10 kΩ<br>to OV <sub>DD</sub> | <ul> <li>Software configurable open-drain signal using<br/>SPMODE[OD] bit. Pull-up required only if<br/>configured as open drain.</li> <li>Pin functionality determined by SICRH[SPI] bit<br/>setting.</li> </ul> |
|      | SPISEL/<br>SD_CD  | I    | Х                                                                                                | Х    | Х     | As needed +<br>2 k–10 kΩ<br>to OV <sub>DD</sub> | 2 k–10 kΩ<br>to OV <sub>DD</sub> | <ul> <li>Pin functionality determined by SICRH[SPI] bit setting.</li> </ul>                                                                                                                                       |

### Table 32. SPI Pin Listing (continued)

# 7 Revision History

Table 33 provides a revision history for this application note.

### Table 33. Document Revision History

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                    |
|----------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5              | 04/2014 | Added resistor requirement to the SD_CLK pin in Table 26.                                                                                                                                |
| 4              | 11/2010 | <ul> <li>In Table 17, "Local Bus Pin Listing," updated OV<sub>DD</sub> to LBV<sub>DD</sub>.</li> <li>in Table 11, "JTAG and TEST Pin Listing," added TEST_SEL0 and TEST_SEL1.</li> </ul> |



### Table 33. Document Revision History (continued)

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3              | 06/2010 | <ul> <li>Throughout, changed TSEC_GTX_CLK125, TSEC_MDC, and TSEC_MDIO to EC_GTX_CLK125, EC_MDC, and EC_MDIO, respectively.</li> <li>In Figure 5, "JTAG Interface Connection," added footnote 6.</li> <li>In Section 2.6, "Core PLL Power Supply Filtering," changed "four independent filter circuits" to "three independent filter circuits" and "four AVDD pins" to "three AVDD" pins.</li> <li>In Table 6, "Clock Signal Pin Listing," removed references to 125 MHz clock for PCI Express.</li> <li>In Table 10, "Reset Configuration Pin Listing," in the row of "CFG_RESET_SOURCE[3:0]/TSEC1_TXD[3:0]" changed "TSEC_TXD[3:0]" to "TSEC1_TXD[3:0]" and in the notes section, changed "(4.7 kΩ to OV<sub>DD</sub> or 1 kΩ to GND)" to "(4.7 kΩ to LV<sub>DD1</sub> or 1 kΩ to GND)".</li> <li>In Section 5, "Operating JTAG and Debug," removed TCK from the statement "No pull-up/pull-down is required for TDI, TMS, or TDO."Also, in Table 11, "JTAG and TEST Pin Listing," modified "If not used field" of TCK.</li> <li>In Table 11, "JTAG and TEST Pin Listing," removed THERM0.</li> <li>In Table 13, "DDR Controller Pin Listing," added note to MCK[0:5]/MCK[0:5]: "Disable the clocks that are not used via the DDRCLKDR register. By default, all clocks are operational, but not all clock signals are used in a given application. Therefore, by disabling the unused clocks, if this lowers the power consumption and then lowers the unused switching activity in the part. DDRCLKDR is not a part of the memory controller register set; it is located in the global utility register section."</li> <li>In Table 16, "Multiplexed and Non-Multiplexed Support," changed Multiplexed Data to "LAD[0:31]".</li> <li>In Table 17, "Local Bus Pin Listing," modified Connection information for LSYNC_OUT and LSYNC_IN. Also added note to "LGPL5" stating "Critical signal only when in non-multiplexed mode."</li> <li>In Table 17, "Local Bus Pin Listing," modified Connection information for GPIO1[0].</li> <li>In Table 18, "General-Purpose I/O Timers," added statement: "If the USB module is not used, it can be d</li></ul> |



**Revision History** 

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2              | 03/2009 | <ul> <li>Added recommended value ranges for power supplies for 800 MHz CPU to Table 2, "Power Supplies," and Table 4, "Power Signal Pin Listing."</li> <li>Updated SD_REF_CLK_2 and SD_REF_CLK_2 connection requirements in Table 6, "Clock Signal Pin Listing."</li> <li>Updated CFG_RESET_SOURCE[3:0] configurations in Table 7, "Reset Configuration Word Source."</li> <li>Updated CFG_RESET_SOURCE[3:0] and CFG_CLKIN_DIV connections in Table 10, "Reset Configuration Pin Listing."</li> <li>Added information for TEST and THERM0 pins to Table 11, "JTAG and TEST Pin Listing."</li> <li>Updated signal information for MPC8377E and combined signal listings for MDQ[0:63], MDM[0:7], MDQS[0:8], MCK[0:5], and MCK[0:5] in Table 13, "DDR Controller Pin Listing."</li> <li>Added note for MCK[0:5], and MCK[0:5] in Table 13, "DDR Controller Pin Listing."</li> <li>Added note for resistor tolerances in Table 14, "MDIC1 and MDIC0 Termination Recommendations," Section 6.2.2, "MVREFn Connection Options," and Section 6.2.3, "MDQ/MDQS/MECC/MDM Required Termination."</li> <li>Updated Figure 9, "Enhanced Local Bus Connection to NAND Flash."</li> <li>Added note on USBDR_STP_SUSPEND in Table 20, "Universal Serial Bus Pin Listing."</li> <li>Added note on Table 22, "aTSEC MAC-PHY Modes."</li> <li>Added note or CFG_RESET_SOURCE[3:0]/TSEC1_TXD[3:0] in Table 23, "Enhanced Three-Speed Ethernet Controller Pin Listing."</li> </ul> |
| 1              | 12/2008 | <ul> <li>Updated Section 1.6, "Product Revisions" and Table 1</li> <li>Updated recommended value ranges for power supplies in Table 2 and Table 4.</li> <li>Updated eTSEC I/O information in Table 3</li> <li>Updated Section 2.3, "Power Sequencing"</li> <li>Updated PCI_CLK_OUT information, e300 core clock equation, and I<sup>2</sup>C clock equation in Table 5</li> <li>Updated Table 13 with references to Section 6.2.2, "MVREFn Connection Options" and Section 6.2.3, "MDQ/MDQS/MECC/MDM Required Termination"</li> <li>Updated Figure 9</li> <li>Updated Figure 9</li> <li>Updated full pp and "pull down" requirements in Table 18, Table 20, Table 23, Table 26, and Table 29</li> <li>Table 25 pin listing</li> <li>Updated full Speed and High Speed Mode information in Section 6.12, "Enhanced Secure Digital Host Controller"</li> <li>Added Section 6.2.3, "MDQ/MDQS/MECC/MDM Required Termination."</li> <li>Added Section 6.2.4, "DDR1 Termination Scheme"</li> <li>Added Figure 10, "Local Bus Address Latch."</li> <li>Added Section 6.3.1, "NAND Flash Memory Connections."</li> <li>Added Figure 12</li> <li>Added Section 6.11, "PCI Express Controller</li> <li>Updated Table 13</li> <li>Updated table 18</li> <li>Added Section 6.11, "PCI Express Controller</li> <li>Updated table numbers and titles of Table 26 and Table 30</li> </ul>                                                                                      |
| 0              | 08/2008 | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

### Table 33. Document Revision History (continued)



#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, and PowerQUICC, are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2008–2014 Freescale Semiconductor, Inc.



Document Number: AN3665 Rev. 5 04/2014

